# 1024x768, 32x32 Kreuz mit Kreis

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAABMIAAACaCAIAAADEh3N+AAAAAXNSR0IArs4c6QAAMQhJREFUeF7tnU9oa1ea4K9mNave1RtCk6I7SK/AqENBZyV3yGvCFMivF64sBIEMrqoGaVVYEEygcLAhj0AwAYtayVCTeUygGC2qvLEFNTywyViLIYsiJbR4Eq+bCjNDv94MQ+893znn/v8jXclXf+7V7/JI7Ovz5/t+555z7ne+75xbur+/t7ggAAEIQAACEIAABCAAAQhAAALpCJRubm7SpSQVBCAAAQhAAAIQgAAEIAABCGwpgffee8/VvHR6erqlGFAbAhCAAAQgAAEIQAACEIAABNIRODk5CZiRb/yD93u6EkgFAQhAAAIQgAAEIAABCEBgbQR+9G+3ElaJIbOaBjC0/Wbkv1tNxdQCAQhAAAIQgAAEIAABCEAAAsUggBlZjHZECwhAAAIQgAAEIAABCEAAAisigBm5ItBUAwEIQAACEIAABCAAAQhAoBgEMCOL0Y5oAQEIQAACEIAABCAAAQhAYEUEMCNXBJpqIAABCIQJ3LVa75Ran/chMxeB4ecl4fbFbydz5VpXYiPt13cL1Z/JE2IK+UXn9UIikAkCEIAABIpG4Hvri3eslv4XMz3d2X+Sv774fprqmJFFezDQBwLbTsC8NLv/5n97fv3b3QWtlOBLv89+6H+t5GkNddtEy5+/xhkFzvcMBIltunl21/r176y3Ph5/8mE5tZqZ4rICpaWWYX0Jd7uffVyzvmt/lRPDe32kqBkCEIDAFhF462Or+6310W5E5V11/7OPZ6PAjJzNiBQQgED+CHxw3f32vvv787e+a3/q2G8ptXj04Z3kncdKSVmwnSxa/gNrfFB2sSEPLyyDS/9bnuLzYYpPPXnxmwvLaj6dw4YMF/QgXFnosPoyHn34vPG29erLM7OQwQUBCEAAAhB4OAHMyIczpAQIQGBTCbx5+HPxw1gXV8YP43e7KS/l5MUvfAGHbuyf36kYzhItZLbuw8/3vlGpLn5tfJLRSEXnjnFgev8k3vX7zhe+O8ZVOKVA49g0/2y/oq3Xrl1O0D37+s/KsnjrrysBNXwSej5VI8kvnHJcRdyAyZQJQuLZuTqvVaUffq1aZNeOonH/5Ar3/dW331nWB/tV9060gRQfj6FASMS1kMDh0mKeKyWcK4P4ToNXwlMX19BextgWmVW1z6le/pv/KB1h+C9Tw5NmP8qkgAAEIAABCDgEMCN5FiAAgSITePRDZXG8+qexsscOLyQYUvncOk0d42e9/49N+es3t2p34vBW3FzWu/94+Mhvooin7u3zz5SbbtyQIMqYQmbv0Kv+6vpdVWbzl6qcrmcCRcBXf2VcgmPxHVlWrfGf6tabh5/YfkJ189WXB2JiJRZ41/r0y4FxLf7yA0lc8e15aPxc3xTF/+Dbp2fz+bISsDynPBHfVZ9+e6+CJMUqvt03FQXKnJIgThenqt5Xgtr6ix+rFhn0/qtqkdf/o/cq1CJ/Hqk779XtXHHNIYa0iXp1nasz+M8pcLi02EdCR966DRHEWY5/6qbBSWiPdOqbzLqhB//nz0Xu7OgGAQhAAAKrJIAZuUra1AUBCKyNgLFJxLJS9pKyWLRtubuvDLzfXQ6tyb8oe7D5Y98mgaBhWX7/V4dWbCFZ6zT8vNL7znq3c/f+m6pox8Gobk6/bIG1lVV9z7OQVa7yY8889pey2+1+a6xcdSk+04/8eXvHLSfswzRFTE2QqIu25ZSN7WuRP/33QahFQurHt6mrSMpjeBYT2BElVgZ/Q8Q0WcJTl76hTZkLqP+//jx71SPrx5nyIAABCEBgswmkPlMnpAZm5Ga3K9JBAAIPIxAK2nSdVMpV9Ssxt+o/0Y61P/5WRUu+9fHRFFehK0ikkIeJGMxtnGniyDK73uVXcTCaGpXfbylX/SPj8JStpFL+5OWSjvScpotnyzkt8vmZmM1pWiTUHGrro3ibXWPyAQfhpoc/5yMR89Slryv0CMyl/l/+MP25REt51CgUAhCAAAQ2joA+U8f8M+vXKS/MyJSgSAYBCOSQwPedryTI8+3zn39YdqI3w6eMPPq7hthO33zZfmXV3vm7wEu27dD7jflSwuTF5x3LhMgmHVXieZkkVf+PalNcwL05m6Aj8GfKxFXX638Sj5y5jL902uX3QM5wiMUWo0NGPb9l1vZkSl3sFvmdeIzDLWL9cEcay3WpJbWppVysjlU8G3piijQCx8rw6K9lbcKTM1pB9KlLU1fIwp9Lfb2eUnvjhw/AQVYIQAACEICAjwBmJI8DBCBQRAK/21PBqz9tv5Kdjf9Zb3cU00J528w5N74TaN48fGq8fB8chxfhJIveRfmpSl/piRWXVIiNUNx6EiBqqpBjdWqN35udkLb3yT5iJ5H3/35xItas2mqoa1Tf+nuk91XqWNyDb72MCQWaTzto3c3+wJiDvIO1Bw71MXtHxYLdPVKbM7UYkRNiFn9azK7CiC6RAqe0yJtP3/GfOBrXHN4hQ6b1fT7nWfzDkiQIHIQfJ4NzMqqKoI4HGNFxBpzYFkmrvug1URHCbzf+Zp5l5sVbmpwQgAAEILAFBEqnp6dv/MPJFmiKihCAAAQgkAsCcpap2R16H2MG6y+UzPndyFxovUQh3YjZzf6ayxIJUDQEIFBIAj/6t9ubmxsMmbkb93vri59a1sfWJx8mZn39W+vTL63G770wV0P75MQzG/FGzk2eDBCAAAQgsEQC5qseb5//JPpNZKl1t2sOobU/Z7JEOYpStDm/V4d2F0Ul9IAABCAAgcUJtH5q6UMHrdY7if/EhpSrJ9Zm8oU3cvE2ICcEIAABCEAAAhCAAAQgsBYCeCNXiR1v5CppUxcEIAABCEAAAhCAAAQgAIECEiCotYCNikoQgAAEIAABCEAAAhCAAASWRwAzcnlsKRkCEIAABCAAAQhAAAIQgEABCai9kU+ePCmgZqgEAQhAAAIQgAAEIAABCBSXgJwdiiGzsuYNndSqzMiV1U1FEIAABCAAAQhAAAIQgAAEIJBHAv4Pfigz8uTkjTyqgcwQgMDKCNze/kgvQTFWrAw5FW0WAbrAZrUH0qycAF1g5cipEAKbRcAZBPhu5Ga1C9JAAAIQgAAEIAABCEAAAhDIDQGO2MlNUyEoBCAAAQhAAAIQgAAEIACBTSCAGbkJrYAMEIAABCAAAQhAAAIQgAAEckMAMzI3TYWgEIAABCAAAQhAAAIQgAAENoHAZpuR/a9LpVapNdwEUsgAAQgsg0C/1ZJu3uovo2zKhEAeCEyf6SYvdmUe3H0x8avC5JiHhkXGAAEeWh4ICBSOQNCMfEAnn3S+kHfB3c7raYiC5fteH4diLJZKX5s3yWhRqQoPVDyjwMK1IwpBYLUEEvvyasWgNgisl4DpCAutg8w/r61XVWqHQJAAb3Q8ERDYegKZeSPLh5/c33fvDh89HGm0qAcW/sDsD9eIEiAAAQhAoHgE+pffGKUungW9hSlUZWJKAYkkuSfAG13umxAFIJBMYLYZaVZMzT/X2Wgcie4/FZDmX5dyFmhVglAoTpwo/davL9T9b/aMTzLqFHXuhOpV8a4m4Cco4ZQCY9Qxhe9+YZeTQmCeKAhAIImAv5PaI0bcgOAm29OdnwsC+SMwefFMnt7au82aZQ2+vVJRp687uz7npD25vJjEzVOBSdMoH5vM/GnQq5hpLjpDzTnh5o8zEueKAG90uWouhIXAgwjMMiP7X1far6zmL8XTeN20Bu1PjcWo3vycm+H6ZUrb+8aqNcb33fv7z86rs+Wrd3/ZVKnevVZZPqon56h3JYEuVqZt663zo6pVfv9O3bFvDtpfdSZWYoGx6tjVvfNc6yiz9RnbtGY3GikgEENAlmlkcKidf6a7pA5PkDfjvW/sO9fvSv86kND36WMIaCGQBwKTq28HYkU2fnLUeMuyXvWuZE/Ho8Pjd0X2i0u1pd/4KpvH75fj5qkYFack01Pq+Pwtuwe5mWP7Vx7oIWNRCfBGV9SWRS8IRAnMMCPtWXBf2YL1fXt29N+MluhNnOpvjw6775ezBt9vfdoeWM3rTw510Y6DUd2cfsWqY2ep/ofM5cxab8qDQD4IyHqTG7xgXrXNHbXAJD+PXk8fQ/KhJFJuO4HXV71XsprZePqo/PQd5Y/s/Un5I+s/VquiF3/sW69fKlvy3X29MppynpqerPz4L00P8qzIuP617S2D/rkiwBtdrpoLYSEQIDDLG7l5uIy7Q3yhXWduFn+p8XUoXyIXBCCwPgJqG4y4HPWlTEfnmGXXP6m8lN0UIQrrU4GaIZCKQP8PeuHyVbvSKlV66kc7kqV6JD5D65vLzp/kbu38JzJTybSVZp5KmSwqHv0rVZORaPMI8Ea3eW2CRBCYg8AMM9L1QEqRrgOhsiNzpDV8GX8oq53FPm/gdaflO3jAW6ZVBVyqPVH2Sm1akScvDiTIVsJ7nDfR8UjWg81lln6nXbHqpK2adBCAgEtgSl+uf6RsxXFDBZ5blu0/af/BHyo+fQwBMwQ2n4CZEF37TYWbOrGsxjl50RYrUvkq5X7KeWpmsqgbP7Z/bT49JCwCAd7oitCK6ACBBxGIMyMvfm2fWCNb+esfqdlR3zFbnsQHWD78uWxNNFFqMcdjyEuk3gGlzwP4tB0w7arde9kGaY7SkWN13jofm52Q9vKtfcROokb/t3NgL/q6hw1U9L5KLcxXPS9jQoFx6jyIH5khsKUE4vuyd4SV+GfMco8MCMqkNL3ePqlrxhiypUhRO0cEzDKobSWq5RJtOupYVvnl/WMTGtN8anZemN1ikXkqrO+0ZHpK9Ufi2Jnj+leOOCJqngnwRpfn1kN2CGRBoHR6enpy8saiRcmpdLIjUY7GmXYuzqKFkw8CENgUAre3P7q5uXnAWLEpiiAHBBYjQBdYjBu5CkOALlCYpkQRCCxGwBkETtzsi+2NHLZsx4LYkK5HcTGRyAUBCEAAAhCAAAQgAAEIQAACeSKwmBkpkQzmGxvyzz4uNU9KIysEIAABCEAAAhCAAAQgAAEILEpgMTNy0drIBwEIQAACEIAABCAAAQhAAAI5J4AZmfMGRHwIQAACEIAABCAAAQhAAAKrJYAZuVre1AYBCEAAAhCAAAQgAAEIQCDnBNRJrU+ePMm5FogPAQgsnYCc1MpYsXTKVLDBBOgCG9w4iLYKAnSBVVCmDghsMAF9aL93UqsyIzdYWkSDAAQgAAEIQAACEIAABCAAgfUTCJuR/t/XLx0SQAACm0fg9vY2tAS1eTIiEQSWSIAusES4FJ0HAnSBPLQSMkJgiQSigwB7I5eIm6IhAAEIQAACEIAABCAAAQgUjwBmZPHaFI0gAAEIQAACEIAABCAAAQgskQBm5BLhUjQEIAABCEAAAhCAAAQgAIHiEcCMLF6bohEEIAABCEAAAhCAAAQgAIElEsjOjJx0dnc7kwxF7bdK+mr1EwrNvMYMhacoCEAAAhCAAAQgAAEIQAACBSXgMyPFKiuVPEtwzUZav7U3PB/fy9WtO+y1hOZaXE5fIf5iZrdvEpA1g5otOCkgAAEIbCuBfsudLWJmEGe10plVAvPDtFXMbcWJ3htLwHt2Qyv6vi5guQ+8sz4/rVMkruFvLAMEgwAEUhOYOTKkGgGC3shas9o7yNSlmFqdUMLJy6FVfVz23+23Kr2GNizv76+ro7H9t/Lh3d1hIOHMOmvGPr2/Hzd6lVSYVJELVDRTEhJAAAIQgMByCOg35L0Lt/DxqHrtzCBtd6Zr2vfu1UQiw7xJoaaZplXbqSxHNEqFQLYEJp0D5wXpuuo+3cEuIL/tWeZxv7b2jLEZ6RSyhG/SjM+He6nfj7JVhtIgAIGlEghPjv3LCz0TXjcvnumBoX/Wrl57XrwpwoSCWneOjqvtM18Uqd/VZn5W/221tFuw1bcXspyhZnRmuwudxbDQ8pguoaOCVYODk5fM3BeLsT2wLvYCbke57xqW9a6rnSeht66sSklcmfPRKD+uur9F0/vXpW3FFd1gQhm724NBu2I8m1P1TSPRUp8bCocABCCwPQSUTTg+r7kKe/NGZce7m8Bj0nl20Tyec4lye9ii6eYS8D3dwS4wHg2a+ya8q77fHOjF+HCnUK+TJk35aaM2fJnlTqXNRYZkENguAuHJMaS9TH/D8yM3FHQqm8jeyHpXVqlmrEANhjvPtdG6d2CZH4z1au6rRSxLL4aJNTg6dv1+ZvF30B7tByJVjdFoFomd1a96V+Z+4zP0PI0y7GnDMl443zKbioONqzoKQgZMe7U5mt6TKvAiosxGe0Vbu0TLh89tUe8Ox9P0DWfcrkcWbSEAAQhsCoHJVc9qPLWDWPS0EtnhIGuxVtppdFPUQo4tJiCvhccjWc+WS+K2nietf7h2odiaQRsx0Ck0SFlnN6YmFwQgUGwC9SMJPpDBY08vnipXZOo11JgjdlRpxixMump6ApZRyP3BpDS/mkUsGX1UYKo9Q5fEu2jGo1pkZpZkzk2V8eIy6UidelebpPuXMQfvqBHQV3Js1a462nmormc7Y2OmRtP7pApgUA5MUUrZsj6XqE4yXd8pGYv9dKIdBCAAgQ0ioPdH2O/Z9qyiNkp4Ya4q5gRX5Aa1GKKkIOAEo8oa/CAQU+bllQV62chj3n7kncy/b8jfKVJURhIIQKBQBNz9HN267YqM7KNO0DfupFZxsDV6Z1dZEHJ3ISr7L1WU7exa1bwvDtBEa9MuYUrV5k9qsPWttIXSS/RHvCjmtSPWllVGsr3rMkbfqRlnq00KCEAAAhB4IAGZGt3lQ39RgTBXXJEPpEz2VRPwgtDkdVDiuhJcAe67ogr4cjf+JnQKtZjO5uBVtyT1QWCtBPQua1lm9e2WnG5uxX/wo3x4bLVld6K+HFtLHH4JllVYZZVSoutVRETCopg/hy+ZnTEWoUStuuGs0dFN/JiWr640Vct4KvG7JkY2ml7tHOhdRX2yk05LeWrFJpRh2IkJMYimVxqbca0PC5VDAAIQ2CICant60Ibst+xZRc09jnMGV+QWPRNFUdX/+uF/mOP1U3ts7LDucKdQu4fMW+PsYooCDz0gAAGbwFzxrDpP0ncjZYtkU/1dbf3TAbOl0sGoOuNUAidYVJ2oqlyPaoujnTm69cRrNC+Z2iOZ5LMUQ9EtKyb03yeo2j6Zrmo7lRyOE00vBKp28Ks678e5yo8t564dFyU2t960udupTNM3mpHHFgIQgAAElkZAvSGr/RRqyBZzUa+Eulsa9KFolR17VvHmHv2Gza7IpTUKBS+HgO8dxnkDU6ZgsAs43/tQKewNPZFOoc/HMGGvKU9qXI5ClAoBCCyNQHhksCvyHa3jHEcj316cftZO6fT09OTkZGmiFqJgifi43M8qJrcQRFBi6wjc3t7e3NwwVmxdw6OwQ4AuwLOw5QToAlv+AKA+BKKDQJI3ElbeZ3pL8hWljPZ1ghUCEIAABCAAAQhAAAIQgEDeCWBGJrage4RfZocD5f1hQX4IQAACEIAABCAAAQhAAALJeyNhAwEIQAACEIAABCAAAQhAAAIQiCGAN5LHAgIQgAAEIAABCEAAAhCAAATmIIAZOQcskkIAAhCAAAQgAAEIQAACEICAOqn1yZMngIAABCAwnYCc1MpYwUOyzQToAtvc+uguBOgCPAYQ2HICoUP7lRm55URQHwIQgAAEIAABCEAAAhCAAASmE/B/+43vRvK0QAACswnwxbDZjEhRaAJ0gUI3L8rNJkAXmM2IFBAoNAG+G1no5kU5CEAAAhCAAAQgAAEIQAACyyfAETvLZ0wNEIAABCAAAQhAAAIQgAAECkQAM7JAjYkqEIAABCAAAQhAAAIQgAAElk8AM3L5jKkBAhCAAAQgAAEIQAACEIBAgQhkZ0ZOOru7nUmGaPqtkr5a/YRCM68xQ+EpCgIQgAAEIAABCEAAAhCAQEEJ+MxIscpKJc8SXLOR1m/tDc/H93J16w57LaG5FpczpFfMr8fHbjXR6gr6HKAWBCAAgUIRiJkvnLXJ8OJkv+XNKElpCsUGZQpIwHvgQyv6Ux/vObpJAZmhEgS2kUCaXq/SJHrx/NCC3shas9o7yNSluGgDTV4Orerjsj97v1XpNbRheX9/XR2N7b+VD+/uDgMJF63TyfeDn93pSsbntZqxZO8zruGhEpIfAhCAAASmEhiPqtfOfNFW85qsTVr6zvh8uOfMj3o+3buwS5Lf7DT319ZetvE1NBcElkhg0jlwXpCuq/p5V9fsxztdN1mi4BQNAQismECk11v9y4ummh2vmxfP9ODRP2tXrz0v3hQBQ0GtO0fH1faZL4rU76wzP6v/tlraX9fq2yatMyOPzmw/njP9hpbHdAkdFawatHG9ZOa+WIztgXWxF3A7yn3XsKx3Xe08Cd1VZF164srcIs2VaWGLCEAeCEAAAhCYg4A3S1R2ampakXlyX8e2lJ82asOX5j1b1iHViqFd7ng0sNNY9f3mwF2tnKNakkJgzQTM857y8U7XTdasEdVDAAIZEgj3+kjRk86z4fmRGwo6terI3sh6VxZhZzgyB8Od59po3TuwzA/GejX31VqvZS/+VkbHZjl43LDdnIP2aD8QqWqMRrNs7CwS17uuJ9DzA8qsrg3LeOF8q8gqDlbKjFS9cBvIMp8toN8NunBxZIQABCAAgVURmFz1rMZTf8hK+XE10UR07EtLXsbdn1clKvVAYEECsh5yPKrofTgSt/U8KUQr+fGer5ssKCXZIACBDSLg9vr6kcToyOCxd9E8PiwrV6T8L52gMUfsqNKMWZh01fSULJOs+4NJaX41a70ySavAVG34qXGtPTDTdi1i4Eoy56bKeHGZdKROvast0v3LmIN3FAtfybFVpyMSk0reOZQiyn71uUEXLo6MEIAABCCwGgJ6N0TiW3VIBlnBbPTMu7iatEIbK1YjMLVAYBECTsy2rMEPAjFlXmFTHu+5uski4pEHAhDYMAL+Xq/icvTVrduuyLTHBMSd1Fo+fN7onV1loa+zt9AWLosixZLTDtBEa9OuJMuqjQEba79mohKFQAACEIBA5gRkIny2M47sbVdrlzuV2NrcyVRFxCSkyVxMCoTAAwl4QWjyBEtcV4IrIP7xnr+bPFBaskMAAmsmkNDrZUOg7LKWhVffbsnp5lb8Bz/Kh8dWW3Yn6ssJ/hGHn31nlvIqpWwwUYFDCYti/hJ8yeyMseVL1Kobzhp9CRA/puWrK2XVUpFK2btyfK9KgOgC9KTTUt5ZMSblzYIwp1nNz98hAAEIrJ2A2tHutyHVtggzHcaP8wGB1U6GUCTs2hVCAAgkEvC/88x+vn2P94O6CQ0CAQjkkEC41/tUmCueVedL+m6kbJFsqr+LZ9IEzJZKB6Oqu287Htug7Ubmj9UROGqLo505fFiOvwAvmdojmXQykBiKblkxQUo+QdX2yalVO3LqfZb+MA+1p0BLHrzKjy1Ps7TRUTl8shAZAhCAQEEI6HVPb6yXY9/0xn8TrupNNGo+VXsu1BCvFirtQB41FXBAd0Eeha1Qw/fO43uPmfl4p+wmW4EQJSGwHQSivd7R23e0jnMcjXx7cfpZO6XT09OTk5PtQIeWEIDAggRub29vbm4YKxbER7b8E6AL5L8N0eBBBOgCD8JHZgjkn0B0EEjyRuZfVzSAAAQgAAEIQAACEIAABCAAgSUQwIxcAlSKhAAEIAABCEAAAhCAAAQgUFwCmJHFbVs0gwAEIAABCEAAAhCAAAQgsAQCmJFLgEqREIAABCAAAQhAAAIQgAAEiksAM7K4bYtmEIAABCAAAQhAAAIQgAAElkBAndT65MmTJZRMkRCAQKEIyEmtjBWFalGUmZMAXWBOYCQvGgG6QNFaFH0gMCeB0KH9yoycswSSQwACEIAABCAAAQhAAAIQgMB2EfB/+43vRm5X26MtBBYjwBfDFuNGrsIQoAsUpilRZDECdIHFuJELAoUhwHcjC9OUKAIBCEAAAhCAAAQgAAEIQGA9BDhiZz3cqRUCEIAABCAAAQhAAAIQgEBOCWBG5rThEBsCEIAABCAAAQhAAAIQgMB6CGBGroc7tUIAAhCAAAQgAAEIQAACEMgpgezMyElnd7czyRBDv1XSV6vvKzT2pvzd1J65DCF1ll1+hvQoCgIQgAAEIAABCEAAAhCAwHII+MxIsZFKJc8SXLPJ1G/tDc/H93J1667qsTeXAyZNqSFEMb8eHwvT4BUgHPhTq6+bwHcFLOjZEq25yWYLSAoIQAACayPgG2CdcdhZmAwuV4qE6g/ZLoyuTW0q3loC7uPtrseHH/iYl46YbrK1AFEcAgUl4IwEiVOhGgdS2SBBb2StWe0dZOpSXLQBJi+HVvVxOZg99uaiNawk3w9+dqcs4fvxea1mjOL7u0OfVs5N/RdtL0fvpBe0fHgXKD19TlJCAAIQKDqB8ah6rcfa++tqW810sjBp6Tvj8+Geb8aUGfaZ1awVnQf6FZxA/9I83voBfxb7wMtbg0mhekXTqu1UrEg3KTgl1IPAthGQGc6e+hyTpH950VSDxXXzQo0UspB61q5e+7x4yYhCQa07R8fV9pkvitTv4PICR1st7TVz3WfO/Ds6s71pjn3rLWvpO7qEjgpWDdq4XjJzv9+qtAfWxZ4k9NaDfTf/9oO/de/HuOD8RrTQ8i0pR9XRQtkOQJMw/LvvjpJqTZeS3Mbu4gsvGvoie13IUW3WpADVQgACEFgrgXrXmRUrO8pGVDPnvo52KT9t1IYvzaYMGTOf7YzvjnbWKiuVQ+DBBLwHfjwayLp8/ANvVzPpPLtoHssyd7ibPFgMCoAABDaJQP9Sgj2nmogyGgzPj7xQ0GnSR/ZG1rvXln9ZNi7zYLjzXButeweW+cFYr+a+Wviy7KXeyujYXgtr2G7OQXu0H4xU1UajWSR2loTrXdd957nXfDf/23v/fppS5cPj5sWlMUjlPUENjInXpHNgVy4L1KOxEiYksyeecipm+ygM2hUvhlWb0NE7bo0OXk1eJfbWEWVt3W/8u5DD2mUrPaVBAAIQyCGByVXPajz1zwvlx9WBjP/KhpRZjaiOHDYqIscSMCvJl/v+7UGS0Hng3TzifLBC743RbgJjCEAg9wTELvIsDdunVz+SiBwZKfa0yaRckVMtJz+DmCN2VGnGLEy6anoClvVc9weT0vxqVnZlSlYxqNqjKJf48fQkLUGbYQNXkjk3VUbb/ntYQ9X3jR3pLb4llSeDqRJSkVRrcFGZfeI9TCY7t+se3P0v/xoTwjolqNXBa4l2ll45d8vauzA37MuFHNIuEwUoBAIQgECOCcjKYK/xPHZ1UV6cB/YEq+asdoXtkTluaERXr2M6anX/cvpOX9cV6TGb0k0ACwEI5JqADmANbOdw3VJiBxlXZOLBASHN405qLR8+b/TOrrJg9JCdfg+q39iRs61IZTwqljLIOrGiS5bZbau7n/3gQSr+c2dXXobMhstEN2lEuwdVSWYIQAACuSagtj1KyGrYiFTLhbItzLdTzETE4JfMdWsjvE1A3ojMQr5z2Q+8/WvEFZnQTeAJAQgUiYB/O4etlwQx6mVW325JE9yZdMV/8EOiQq22sw/QGXzUOm06fCqlbDlRUROBWMv43L5kdsY0tcySSnto5bDXSHBvKOOk01KeVzG35K1h+NKKyKzE611pT98MAr6UduLIIUFpNJudRlpXPJN/5bl/EwULaZfl91hmi0kKCEAAAhtEQIVv+G1IJ2rFjO1LGq43SH9E2S4C9vyvlFYvDTuVhAc+5IoMd5Ptgoa2ECg6ATUO2CGn0ZlvrnhWTSrpu5GyRbKp/i6eSRMwWyodjKozdgY60bbKSaZ2b6rdjHbmwGE5oTbykqk9kmlOBkojlTKy3TBQp8ZoxvJjy96faOKcojILiqpJEkMgEGAseRs9Z7OjAyG7B9KtS05YkjVysfVtuZKbJqxddsJQEgQgAIFcEdDLbd6QLfGq+igAs+si3dSTK30RdssJePO/OpZROdbjHnh1goJ/V2S0m2w5RtSHQMEIeLZK2FDxHa2jjE29W3LWWTul09PTk5OTgjHSq2/xsUt51ZSTH/LacgWR+/b29ubmpphjRUGaCDWWS4AusFy+lL7xBOgCG99ECAiB5RKIDgJJ3sjlyrGC0mce0boCGagCAhCAAAQgAAEIQAACEIBA8QgU1oyUzY5pwmNz06Jy9AOHPeSmtRAUAhCAAAQgAAEIQAACRSZQWDOyyI2GbhCAAAQgAAEIQAACEIAABNZHADNyfeypGQIQgAAEIAABCEAAAhCAQA4JYEbmsNEQGQIQgAAEIAABCEAAAhCAwPoIqJNanzx5sj4BqBkCEMgHATmplbEiH02FlMshQBdYDldKzQ0BukBumgpBIbAcAqFD+5UZuZyKKBUCEIAABCAAAQhAAAIQgAAECkLA/+234n43siCNhRoQ2AgCfDFsI5oBIdZHgC6wPvbUvBEE6AIb0QwIAYH1Edii70auDzI1QwACEIAABCAAAQhAAAIQKDIBjtgpcuuiGwQgAAEIQAACEIAABCAAgcwJYEZmjpQCIQABCEAAAhCAAAQgAAEIFJkAZmSRWxfdIAABCEAAAhCAAAQgAAEIZE4gOzNy0tnd7UwyFLDfKumr1deFPrz8NCWkSZOhjhQFAQhAAAIQgAAEIAABCEAgbwR8ZqRYUKWSZwmu2aDqt/aG5+N7ubr19UHVTELGrH3DZeWl8Rm96xOZmiEAAQhAYB4C/ZY78/nG82zXReeRh7QQWA4B7/EOP91q3d6+5yzhO2v4yxGFUiEAgfUS8E18VqTXq7HC9uJNlzLojaw1q72DTF2KizKavBxa1cflRbNnla98eDc+r9XEnlXGrFCt9BratpXrutqu2KOuSqCv8fnw2UbwywoA5UAAAhAoMAH9Xr134Wo4HlWv3RF+M2bDAtNHtZUSmHQOnDcYeX/xPd3yCvnMata0MLKEb+kuIK8ze6leI1eqA5VBAAIPJxCe+PqXF03V7a+bF8aI6Z+1q9epvHihoNado+Nq+8xEkerL75M0P6v/tlraSdfq20tbzlAzOrOdd85CV2jpS5fQUcGqwcEp7PTrtyrtgXWxJwkDS2ZTytcFeuUHo2GNA1GV6ShluxQjcrppYlpJqFrnzw8d27beHZ9bvatAHO94NNDGb/KS38NbnxIgAAEIQCAbArJUKO/L5gVaXfWuM3NWdry72dRFKRDYFAK+p1teV57tjO+OdrRs6nVyX4eAlZ82asOXWe5U2hTlkQMC204gPPGFeEw6z4bnR+lCQSN7I+vda2vWCtRguPNcG617B5b5wViv5r5axLL0QpdYg6Nj203XsN2cg/ZoPxSpqoxGswDsrH4pC037AO/v71yzLbb8UEZJY8p3pfIKd94VolJF08Q9YeIgrTWe+h2k5cfVwWisFG9XjF0qgbgCXpb8bLnEZakTcEEAAhCAQI4ITK56VnDAz5HwiAqBGALy6ng8Mi8rElil18TFhpTXOP97lpfPfcMBJgQgUGwC9SMJPlBGzEXz+LCsXJHyv3Qqxxyxo0qbHplprClZzXJ/MJU5VpZaxBL7SgWmao+i8QQai6sWMXCVeWbfVBkvLn3O0KAS0fKjGd3yzWKbr3C7rKhU0TTp2HmpvKBWbS3L4KsUVw5Sb2l73jJJDwEIQAAC6yEga4v2e/Z66qdWCCyBgBOwKuv0Ax13JoslA3sZXL2kyUady/+3hHopEgIQ2GwCyj2pr27ddkWm3SMdd1Jr+fB5o3d2lYXKrn217rNyAsosJpVamQvGsCr7c6fiL9pevat3lb77l5y5k8VDRBkQgAAEVkhA7RSTKL+0i7ErlIyqILA4AS9QTZ/6oNwF7rujCgZTIWB3+3/hVhB9w1m8bnJCAAK5IKB3UEuogm+3ZLJzT2kU/8GP8uGx1XZ2Ehovolm2SgdBpZToemVTBTZaxuf2JbMzzqolWn5iRp/tZ8sflSqaJl4AcdOaYF1zqVDYcNCTcBfDctJpqVRiTMrAzN6CWc3J3yEAAQhsCAG1rx0bckMaAzEyJeB/+VHvQ7GnGNb3m3ZIWGKSTIWiMAhAYIMIzBXPquVO+m6kbJFsqr+LZ9IEzJZKB6PqjBMHnC2C6jhTdUyB2uJoZw4fluOH5iVTeySnnAyUXH5yRlFETlT1yx+VKprGEU+dzaojPXSEqlrBa/TsbZAldZqZvV7t7Y20ruVW+bFlb5YkLmqDegeiQAACEAgRUGajPcirUV6vNroDevCIN9hBIN8EfC8/zltaVCF9PobZipTypMZ8Q0F6CGwhgdDE59k87tE6akFJ75acddZO6fT09OTkZAshojIEIJCewO3t7c3NDWNFemKkLBgBukDBGhR15iVAF5iXGOkhUDAC0UEgyRtZMMVRBwIQgAAEIAABCEAAAhCAAASyIYAZmQ1HSoEABCAAAQhAAAIQgAAEILAlBDAjt6ShURMCEIAABCAAAQhAAAIQgEA2BDAjs+FIKRCAAAQgAAEIQAACEIAABLaEAGbkljQ0akIAAhCAAAQgAAEIQAACEMiGgDqp9cmTJ9kURikQgEBxCchJrYwVxW1eNJtNgC4wmxEpCk2ALlDo5kU5CMwmEDq0X5mRszORAgIQgAAEIAABCEAAAhCAAAS2mID/2298N3KLHwRUh0BqAnwxLDUqEhaTAF2gmO2KVqkJ0AVSoyIhBIpJgO9GFrNd0QoCEIAABCAAAQhAAAIQgMDKCHDEzspQUxEEIAABCEAAAhCAAAQgAIEiEMCMLEIrogMEIAABCEAAAhCAAAQgAIGVEcCMXBlqKoIABCAAAQhAAAIQgAAEIFAEAtmZkZPO7m5nkiGTfqukr1Y/w0IjRWUu9jKFpWwIQAACEIAABCAAAQhAAAJrJ+AzI8WgKpU8S3DN9lW/tTc8H9/L1a1rSlo891K2ZUhC82swmWuE+m/7rd3JVc/6+389yLxkxwbWdvBvAqLrunaPj33qOBKtmfnan0YEgAAEILBWAr6pItt10bVqReUQSCLge1kxa/Z0AR4WCBSegNPvnWnOHQccz50aB1J58YLeyFqz2jvI1KW4aFNMXg6t6uNyMHvN2JX39+Pz4bNkMd1kjhEqNCq9hp33ftwYXble0/HIajz5gZVpyQr+nnVtRL2/v7b+5+M7W+yaU9Hdz/yVNnqVVK21KE3yQQACEIBACgLjUdUeu6+r7c2YDVNITRIILEigf+m8rDjvVXSBBVGSDQI5ISA2o2Ok3B1qQ6t/edFUM99188JYV/2zdvXa9uJN1yoU1LpzdFxtn/miSP3+Mdfdt9tqaVdaq28vWzk20OjMdrH53Gu2o0/f0SV0VLBq0GryVr/M/X6r0h5YF3vKbRdnLo5Hg4iNmayn0LDOnxtUcpUPu+7PQq76+K98WTMoWTk4z8ce/Xp3VkuUH1cTpPfAsDCek+6JmBCAQI4JeON1ZaeWYz0QHQKpCHgPvPP2QxdIBY5EEMgrgf6lBHtONUwmnWfD8yMTCjrriuyNrHevrb0ZrrHBcOe5Nlr3Dizzg7FezX3lLLT0Mq5Yg6Nj23/YsN2cg/Zo34tU1eIpo9EsAMtqmK673h2f244721LWCQftijFKJd51in5uMtvUfTmsNZ6GHJuGi7K/9xWoDEsWK3IeG9cWo7ZTiTbVpHNgg7m/ro7Gs9qSv0MAAhCAQDYE1HpgwsSRTQWUAoENIWDWqy/3nS1Etlh0gQ1pH8SAQJYExPLxzCTb3KsfifmlrKuL5vFhWbki5X/pKo05YkeVNiVkVMo1Vpms1bo/mMoca638tFEbjMYqMFV7FOUS76LcUWkiBqAkc26qjBeXiUfqeKGnjlEaq2QkqNVJ5fj23Fhgx4r0BbVmUXKsTRgV1W3HZztjv7XsplReSgFoDOtZLs107U0qCEAAAhCYRUAWN3sNL4ZlVnL+DoEcEygfqn03+5eB6C+6QI5bFNEhMJWADmD1+e5UnKbZfCdrSbYrMrJbMqHEuJNay4fPG72zqyxaIdGie1jhYl8ZozTNpRL39G5IjUn8nHYuZb+GnYAPL9mrbpZwBo7Ik6hLvasaVQb3pR9YO0tW/g4BCEBgSwjI9Jm0trclBFBzCwnU95vuuwhdYAsfAFTePgLKdzd8GfjGhoRB6iVU327JZOeeIhb/wY/y4bHVlt2J+nIGFhWtmQ6ySinBosqgCmy0jM/tS2ZnnFmLqCcGYNBgSw4mFfeqCbINXrEBGxmUrKvzHZnTb02NERbbVsKIYw9EmnRaSmoxJsXWDLX0TEYkgAAEIACBOQmomBVsyDmhkTy3BOy3DCW/efsxJ7XSBXLboggOgRkEZMHI3oloRQ2nueJZdUVJ342ULZJN9XfxTJqA2VLpYFSdceKAE6WpjkVVMZhqi6OdOemwHFWHl0ztkZwSvOntYLSuVRSoZJQzTu0zfJxKY/iJpeYlrLTNhpeAFZlpyao6n957lt5+OeWyAex2/tm3S1MMy/JjsUdNTDDxVYwMEIAABJZNQK+WevtGONps2cApf70EvLcMdXSjeq+iC6y3RagdAssm4NlOYcPJd7SOMjb1bslZZ+2UTk9PT05Oli30BpYvQRuRHeUbKCYiQWAjCNze3t7c3GznWLERDYAQ6yZAF1h3C1D/mgnQBdbcAFQPgXUTiA4CSd7IdUu69PrdQ1qXXhMVQAACEIAABCAAAQhAAAIQKBKBrTUjZcMhZ58W6UlGFwhAAAIQgAAEIAABCEBgRQS21oxcEV+qgQAEIAABCEAAAhCAAAQgUDACmJEFa1DUgQAEIAABCEAAAhCAAAQgsFwC/x/ZMFQ3Cf8wfwAAAABJRU5ErkJggg==)

Started : "Synthesize - XST".

Running xst...

Command Line: xst -intstyle ise -ifn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.xst" -ofn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.syr"

Reading design: Houghtransform.prj

=========================================================================

\* HDL Compilation \*

=========================================================================

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/imagedata.vhd" in Library work.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/maskdata.vhd" in Library work.

Package <maskdata> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/referencedata.vhd" in Library work.

Package <referencedata> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd" in Library work.

Architecture behavioral of Entity houghtransform is up to date.

=========================================================================

\* Design Hierarchy Analysis \*

=========================================================================

Analyzing hierarchy for entity <Houghtransform> in library <work> (architecture <behavioral>).

=========================================================================

\* HDL Analysis \*

=========================================================================

Analyzing Entity <Houghtransform> in library <work> (Architecture <behavioral>).

Entity <Houghtransform> analyzed. Unit <Houghtransform> generated.

=========================================================================

\* HDL Synthesis \*

=========================================================================

Performing bidirectional port resolution...

Synthesizing Unit <Houghtransform>.

Related source file is "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd".

WARNING:Xst:1780 - Signal <pixOut\_sig\_next> is never used or assigned. This unconnected signal will be trimmed during the optimization process.

WARNING:Xst:646 - Signal <delayPipeline<0><0>> is assigned but never used. This unconnected signal will be trimmed during the optimization process.

Found 8-bit register for signal <pixOut>.

.

Found 31775-bit register for signal <delayPipeline<1:31775>> Found 8-bit adder for signal <pixOut\_sig>.

Found 8-bit adder for signal <pixOut\_sig$addsub0000> created at line 64.

Found 8-bit adder for signal <pixOut\_sig$addsub0001> created at line 64.

Found 8-bit adder for signal <pixOut\_sig$addsub0002> created at line 64.

Found 8-bit adder for signal <pixOut\_sig$addsub0003> created at line 64.

Found 8-bit adder for signal <sum$add0000> created at line 64.

Found 8-bit adder for signal <sum$add0001> created at line 64.

Found 8-bit adder for signal <sum$add0002> created at line 64.

Found 8-bit adder for signal <sum$add0003> created at line 64.

Found 8-bit adder for signal <sum$add0004> created at line 64.

Found 8-bit adder for signal <sum$add0005> created at line 64.

Found 8-bit adder for signal <sum$add0006> created at line 64.

Found 8-bit adder for signal <sum$add0007> created at line 64.

Found 8-bit adder for signal <sum$add0008> created at line 64.

Found 8-bit adder for signal <sum$add0009> created at line 64.

Found 8-bit adder for signal <sum$add0010> created at line 64.

Found 8-bit adder for signal <sum$add0011> created at line 64.

Found 8-bit adder for signal <sum$add0012> created at line 64.

Found 8-bit adder for signal <sum$addsub0000> created at line 64.

Found 8-bit adder for signal <sum$addsub0001> created at line 64.

Found 8-bit adder for signal <sum$addsub0002> created at line 64.

Found 8-bit adder for signal <sum$addsub0003> created at line 64.

Found 8-bit adder for signal <sum$addsub0004> created at line 64.

Found 8-bit adder for signal <sum$addsub0005> created at line 64.

Found 8-bit adder for signal <sum$addsub0006> created at line 64.

Found 8-bit adder for signal <sum$addsub0007> created at line 64.

Found 8-bit adder for signal <sum$addsub0008> created at line 64.

Found 8-bit adder for signal <sum$addsub0009> created at line 64.

Found 8-bit adder for signal <sum$addsub0010> created at line 64.

Found 8-bit adder for signal <sum$addsub0011> created at line 64.

Found 8-bit adder for signal <sum$addsub0012> created at line 64.

Found 8-bit adder for signal <sum$addsub0013> created at line 64.

Found 8-bit adder for signal <sum$addsub0014> created at line 64.

Found 8-bit adder for signal <sum$addsub0015> created at line 64.

Found 8-bit adder for signal <sum$addsub0016> created at line 64.

Found 8-bit adder for signal <sum$addsub0017> created at line 64.

Found 8-bit adder for signal <sum$addsub0018> created at line 64.

Found 8-bit adder for signal <sum$addsub0019> created at line 64.

Found 8-bit adder for signal <sum$addsub0020> created at line 64.

Found 8-bit adder for signal <sum$addsub0021> created at line 64.

Found 8-bit adder for signal <sum$addsub0022> created at line 64.

Found 8-bit adder for signal <sum$addsub0023> created at line 64.

Found 8-bit adder for signal <sum$addsub0024> created at line 64.

Found 8-bit adder for signal <sum$addsub0025> created at line 64.

Found 8-bit adder for signal <sum$addsub0026> created at line 64.

Found 8-bit adder for signal <sum$addsub0027> created at line 64.

Found 8-bit adder for signal <sum$addsub0028> created at line 64.

Found 8-bit adder for signal <sum$addsub0029> created at line 64.

Found 8-bit adder for signal <sum$addsub0030> created at line 64.

Found 8-bit adder for signal <sum$addsub0031> created at line 64.

Found 8-bit adder for signal <sum$addsub0032> created at line 64.

Found 8-bit adder for signal <sum$addsub0033> created at line 64.

Found 8-bit adder for signal <sum$addsub0034> created at line 64.

Found 8-bit adder for signal <sum$addsub0035> created at line 64.

Found 8-bit adder for signal <sum$addsub0036> created at line 64.

Found 8-bit adder for signal <sum$addsub0037> created at line 64.

Found 8-bit adder for signal <sum$addsub0038> created at line 64.

Found 8-bit adder for signal <sum$addsub0039> created at line 64.

Found 8-bit adder for signal <sum$addsub0040> created at line 64.

Found 8-bit adder for signal <sum$addsub0041> created at line 64.

Found 8-bit adder for signal <sum$addsub0042> created at line 64.

Found 8-bit adder for signal <sum$addsub0043> created at line 64.

Found 8-bit adder for signal <sum$addsub0044> created at line 64.

Found 8-bit adder for signal <sum$addsub0045> created at line 64.

Found 8-bit adder for signal <sum$addsub0046> created at line 64.

Found 8-bit adder for signal <sum$addsub0047> created at line 64.

Found 8-bit adder for signal <sum$addsub0048> created at line 64.

Found 8-bit adder for signal <sum$addsub0049> created at line 64.

Found 8-bit adder for signal <sum$addsub0050> created at line 64.

Found 8-bit adder for signal <sum$addsub0051> created at line 64.

Found 8-bit adder for signal <sum$addsub0052> created at line 64.

Found 8-bit adder for signal <sum$addsub0053> created at line 64.

Found 8-bit adder for signal <sum$addsub0054> created at line 64.

Found 8-bit adder for signal <sum$addsub0055> created at line 64.

Found 8-bit adder for signal <sum$addsub0056> created at line 64.

Found 8-bit adder for signal <sum$addsub0057> created at line 64.

Found 8-bit adder for signal <sum$addsub0058> created at line 64.

Found 8-bit adder for signal <sum$addsub0059> created at line 64.

Found 8-bit adder for signal <sum$addsub0060> created at line 64.

Found 8-bit adder for signal <sum$addsub0061> created at line 64.

Found 8-bit adder for signal <sum$addsub0062> created at line 64.

Found 8-bit adder for signal <sum$addsub0063> created at line 64.

Found 8-bit adder for signal <sum$addsub0064> created at line 64.

Found 8-bit adder for signal <sum$addsub0065> created at line 64.

Found 8-bit adder for signal <sum$addsub0066> created at line 64.

Found 8-bit adder for signal <sum$addsub0067> created at line 64.

Found 8-bit adder for signal <sum$addsub0068> created at line 64.

Found 8-bit adder for signal <sum$addsub0069> created at line 64.

Found 8-bit adder for signal <sum$addsub0070> created at line 64.

Found 8-bit adder for signal <sum$addsub0071> created at line 64.

Found 8-bit adder for signal <sum$addsub0072> created at line 64.

Found 8-bit adder for signal <sum$addsub0073> created at line 64.

Found 8-bit adder for signal <sum$addsub0074> created at line 64.

Found 8-bit adder for signal <sum$addsub0075> created at line 64.

Found 8-bit adder for signal <sum$addsub0076> created at line 64.

Found 8-bit adder for signal <sum$addsub0077> created at line 64.

Found 8-bit adder for signal <sum$addsub0078> created at line 64.

Found 8-bit adder for signal <sum$addsub0079> created at line 64.

Found 8-bit adder for signal <sum$addsub0080> created at line 64.

Found 8-bit adder for signal <sum$addsub0081> created at line 64.

Found 8-bit adder for signal <sum$addsub0082> created at line 64.

Found 8-bit adder for signal <sum$addsub0083> created at line 64.

Found 8-bit adder for signal <sum$addsub0084> created at line 64.

.

Found 8-bit adder for signal <sum$addsub0086> created at line 64.

Found 8-bit adder for signal <sum$addsub0087> created at line 64.

Found 8-bit adder for signal <sum$addsub0088> created at line 64.

Found 8-bit adder for signal <sum$addsub0089> created at line 64.

Found 8-bit adder for signal <sum$addsub0090> created at line 64.

Found 8-bit adder for signal <sum$addsub0091> created at line 64.

Found 8-bit adder for signal <sum$addsub0092> created at line 64.

Found 8-bit adder for signal <sum$addsub0093> created at line 64.

Found 8-bit adder for signal <sum$addsub0094> created at line 64.

Found 8-bit adder for signal <sum$addsub0095> created at line 64.

Found 8-bit adder for signal <sum$addsub0096> created at line 64.

Found 8-bit adder for signal <sum$addsub0097> created at line 64.

Found 8-bit adder for signal <sum$addsub0098> created at line 64.

Found 8-bit adder for signal <sum$addsub0099> created at line 64.

Found 8-bit adder for signal <sum$addsub0100> created at line 64.

Found 8-bit adder for signal <sum$addsub0101> created at line 64.

Found 8-bit adder for signal <sum$addsub0102> created at line 64.

Found 8-bit adder for signal <sum$addsub0103> created at line 64.

Found 8-bit adder for signal <sum$addsub0104> created at line 64.

Found 8-bit adder for signal <sum$addsub0105> created at line 64.

Found 8-bit adder for signal <sum$addsub0106> created at line 64.

Found 8-bit adder for signal <sum$addsub0107> created at line 64.

Found 8-bit adder for signal <sum$addsub0108> created at line 64.

Found 8-bit adder for signal <sum$addsub0109> created at line 64.

Found 8-bit adder for signal <sum$addsub0110> created at line 64.

Found 8-bit adder for signal <sum$addsub0111> created at line 64.

Found 8-bit adder for signal <sum$addsub0112> created at line 64.

Found 8-bit adder for signal <sum$addsub0113> created at line 64.

Found 8-bit adder for signal <sum$addsub0114> created at line 64.

Found 8-bit adder for signal <sum$addsub0115> created at line 64.

Found 8-bit adder for signal <sum$addsub0116> created at line 64.

INFO:Xst:738 - HDL ADVISOR - 31775 flip-flops were inferred for signal <delayPipeline>. You may be trying to describe a RAM in a way that is incompatible with block and distributed RAM resources available on Xilinx devices, or with a specific template that is not supported. Please review the Xilinx resources documentation and the XST user manual for coding guidelines. Taking advantage of RAM resources will lead to improved device usage and reduced synthesis time.

Summary:

inferred 31783 D-type flip-flop(s).

inferred 135 Adder/Subtractor(s).

Unit <Houghtransform> synthesized.

Found 8-bit adder for signal <sum$addsub0085> created at line 64

=========================================================================

HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 135

8-bit adder : 135

# Registers : 31769

1-bit register : 31768

8-bit register : 1

=========================================================================

=========================================================================

\* Advanced HDL Synthesis \*

=========================================================================

=========================================================================

Advanced HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 134

8-bit adder : 133

8-bit adder carry in : 1

# Registers : 31776

Flip-Flops : 31776

=========================================================================

=========================================================================

\* Low Level Synthesis \*

=========================================================================

Optimizing unit <Houghtransform> ...

Mapping all equations...

Building and optimizing final netlist ...

Found area constraint ratio of 100 (+ 5) on block Houghtransform, actual ratio is 56.

Final Macro Processing ...

Processing Unit <Houghtransform> :

Found 9-bit shift register for signal <delayPipeline\_31767>.

Found 1008-bit shift register for signal <delayPipeline\_30744>.

Found 17-bit shift register for signal <delayPipeline\_30727>.

Found 1006-bit shift register for signal <delayPipeline\_29721>.

Found 19-bit shift register for signal <delayPipeline\_29702>.

Found 1004-bit shift register for signal <delayPipeline\_28698>.

Found 21-bit shift register for signal <delayPipeline\_28677>.

Found 1002-bit shift register for signal <delayPipeline\_27675>.

Found 23-bit shift register for signal <delayPipeline\_27652>.

Found 1000-bit shift register for signal <delayPipeline\_26652>.

Found 21-bit shift register for signal <delayPipeline\_26629>.

Found 998-bit shift register for signal <delayPipeline\_25629>.

Found 4-bit shift register for signal <delayPipeline\_25625>.

Found 19-bit shift register for signal <delayPipeline\_25606>.

Found 4-bit shift register for signal <delayPipeline\_25602>.

Found 996-bit shift register for signal <delayPipeline\_24606>.

Found 6-bit shift register for signal <delayPipeline\_24600>.

Found 17-bit shift register for signal <delayPipeline\_24583>.

Found 6-bit shift register for signal <delayPipeline\_24577>.

Found 994-bit shift register for signal <delayPipeline\_23583>.

Found 8-bit shift register for signal <delayPipeline\_23575>.

Found 15-bit shift register for signal <delayPipeline\_23560>.

Found 8-bit shift register for signal <delayPipeline\_23552>.

Found 993-bit shift register for signal <delayPipeline\_22559>.

Found 9-bit shift register for signal <delayPipeline\_22550>.

Found 13-bit shift register for signal <delayPipeline\_22537>.

Found 9-bit shift register for signal <delayPipeline\_22528>.

Found 993-bit shift register for signal <delayPipeline\_21535>.

Found 10-bit shift register for signal <delayPipeline\_21525>.

Found 11-bit shift register for signal <delayPipeline\_21514>.

Found 10-bit shift register for signal <delayPipeline\_21504>.

Found 993-bit shift register for signal <delayPipeline\_20511>.

Found 11-bit shift register for signal <delayPipeline\_20500>.

Found 9-bit shift register for signal <delayPipeline\_20491>.

Found 11-bit shift register for signal <delayPipeline\_20480>.

Found 993-bit shift register for signal <delayPipeline\_19487>.

Found 12-bit shift register for signal <delayPipeline\_19475>.

Found 7-bit shift register for signal <delayPipeline\_19468>.

Found 12-bit shift register for signal <delayPipeline\_19456>.

Found 993-bit shift register for signal <delayPipeline\_18463>.

Found 13-bit shift register for signal <delayPipeline\_18450>.

Found 5-bit shift register for signal <delayPipeline\_18445>.

Found 13-bit shift register for signal <delayPipeline\_18432>.

Found 993-bit shift register for signal <delayPipeline\_17439>.

Found 14-bit shift register for signal <delayPipeline\_17425>.

Found 14-bit shift register for signal <delayPipeline\_17408>.

Found 993-bit shift register for signal <delayPipeline\_16415>.

Found 15-bit shift register for signal <delayPipeline\_16400>.

Found 15-bit shift register for signal <delayPipeline\_16384>.

Found 993-bit shift register for signal <delayPipeline\_15391>.

Found 15-bit shift register for signal <delayPipeline\_15376>.

Found 15-bit shift register for signal <delayPipeline\_15360>.

Found 993-bit shift register for signal <delayPipeline\_14367>.

Found 14-bit shift register for signal <delayPipeline\_14353>.

Found 14-bit shift register for signal <delayPipeline\_14336>.

Found 993-bit shift register for signal <delayPipeline\_13343>.

Found 13-bit shift register for signal <delayPipeline\_13330>.

Found 5-bit shift register for signal <delayPipeline\_13325>.

Found 13-bit shift register for signal <delayPipeline\_13312>.

Found 993-bit shift register for signal <delayPipeline\_12319>.

Found 12-bit shift register for signal <delayPipeline\_12307>.

Found 7-bit shift register for signal <delayPipeline\_12300>.

Found 12-bit shift register for signal <delayPipeline\_12288>.

Found 993-bit shift register for signal <delayPipeline\_11295>.

Found 11-bit shift register for signal <delayPipeline\_11284>.

Found 9-bit shift register for signal <delayPipeline\_11275>.

Found 11-bit shift register for signal <delayPipeline\_11264>.

Found 993-bit shift register for signal <delayPipeline\_10271>.

Found 10-bit shift register for signal <delayPipeline\_10261>.

Found 11-bit shift register for signal <delayPipeline\_10250>.

Found 10-bit shift register for signal <delayPipeline\_10240>.

Found 993-bit shift register for signal <delayPipeline\_9247>.

Found 9-bit shift register for signal <delayPipeline\_9238>.

Found 13-bit shift register for signal <delayPipeline\_9225>.

Found 9-bit shift register for signal <delayPipeline\_9216>.

Found 993-bit shift register for signal <delayPipeline\_8223>.

Found 8-bit shift register for signal <delayPipeline\_8215>.

Found 15-bit shift register for signal <delayPipeline\_8200>.

Found 8-bit shift register for signal <delayPipeline\_8192>.

Found 994-bit shift register for signal <delayPipeline\_7198>.

Found 6-bit shift register for signal <delayPipeline\_7192>.

Found 17-bit shift register for signal <delayPipeline\_7175>.

Found 6-bit shift register for signal <delayPipeline\_7169>.

Found 996-bit shift register for signal <delayPipeline\_6173>.

Found 4-bit shift register for signal <delayPipeline\_6169>.

Found 19-bit shift register for signal <delayPipeline\_6150>.

Found 4-bit shift register for signal <delayPipeline\_6146>.

Found 998-bit shift register for signal <delayPipeline\_5148>.

Found 21-bit shift register for signal <delayPipeline\_5125>.

Found 1000-bit shift register for signal <delayPipeline\_4123>.

Found 23-bit shift register for signal <delayPipeline\_4100>.

Found 1002-bit shift register for signal <delayPipeline\_3098>.

Found 21-bit shift register for signal <delayPipeline\_3077>.

Found 1004-bit shift register for signal <delayPipeline\_2073>.

Found 19-bit shift register for signal <delayPipeline\_2054>.

Found 1006-bit shift register for signal <delayPipeline\_1048>.

Found 17-bit shift register for signal <delayPipeline\_1031>.

Found 1008-bit shift register for signal <delayPipeline\_23>.

Unit <Houghtransform> processed.

=========================================================================

Final Register Report

Macro Statistics

# Registers : 54

Flip-Flops : 54

# Shift Registers : 98

10-bit shift register : 4

1000-bit shift register : 2

1002-bit shift register : 2

1004-bit shift register : 2

1006-bit shift register : 2

1008-bit shift register : 2

11-bit shift register : 6

12-bit shift register : 4

13-bit shift register : 6

14-bit shift register : 4

15-bit shift register : 6

17-bit shift register : 4

19-bit shift register : 4

21-bit shift register : 4

23-bit shift register : 2

4-bit shift register : 4

5-bit shift register : 2

6-bit shift register : 4

7-bit shift register : 2

8-bit shift register : 4

9-bit shift register : 7

993-bit shift register : 15

994-bit shift register : 2

996-bit shift register : 2

998-bit shift register : 2

=========================================================================

=========================================================================

\* Partition Report \*

=========================================================================

Partition Implementation Status

-------------------------------

No Partitions were found in this design.

-------------------------------

=========================================================================

\* Final Report \*

=========================================================================

Clock Information:

------------------

-----------------------------------+------------------------+-------+

Clock Signal | Clock buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

clk | BUFGP | 2299 |

-----------------------------------+------------------------+-------+

Asynchronous Control Signals Information:

----------------------------------------

-----------------------------------+------------------------+-------+

Control Signal | Buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

reset | BUFGP | 1159 |

-----------------------------------+------------------------+-------+

Timing Summary:

---------------

Speed Grade: -3

Minimum period: 12.530ns (Maximum Frequency: 79.812MHz)

Minimum input arrival time before clock: 1.338ns

Maximum output required time after clock: 2.775ns

Maximum combinational path delay: No path found

=========================================================================

Process "Synthesize - XST" completed successfully

# 512x512, 32x32 Kreuz mit Kreis

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAABMAAAACfCAIAAACQvzLwAAAAAXNSR0IArs4c6QAAMYNJREFUeF7tnUuIZNeZoG/Mala9cw2isekWEWVIooWhtYpsoWzEGCKrF2kvAgQe0nZDxMpkgEgMJkUuVAhEIsjAq0jweIoRmImFnZvKAA8CJZqMxaCFsYNYVATqxmJm6OrNMPQ+5z+P+4r7iNeNx73xXQop8+Z5/Oc7z//8/zm39Pj46PBAAAIQgAAEIAABCEAAAhCAAARmEfh3swLwdwhAAAIQgAAEIAABCEAAAhCAgCJQ+uKLLyABAQhAAAIQgAAEIAABCEAAAhBIJ/Duu+8qBRIdkoYCAQhAAAIQgAAEIAABCEAAAukELi8vrQL5xj9cAgsCEIAABCAAAQhAAAIQgEBeCHz33+7FEoYis5n6MrRFgeQM5GaAkwsEIAABCEAAAhCAAAQgAIHcE0CBzH0VUgAIQAACEIAABCAAAQhAAAKbIYACuRnO5AIBCEAAAhCAAAQgAAEIQCD3BFAgc1+FFAACEIAABCAAAQhAAAIQgMBmCKBAboYzuUAAAhCII/DQar1dan3ch85CBIYfl4TbJ7+ZLBRrW4GNtJ89LJV/Ji3EJPLTzuulRCASBCAAAQgUjcA3zidvOy39L2Z6erB/kr9+/k1M0VEgi9YeKA8EIOCY5bL3b/F18+vfHC6pn4SX+wHNof+Zkqc11NUTTX/xHGckuFgzCBPbdcXsofXL3zpvfjD++fvluYuZKS4nlNrcMmwv4GH3ow9qzh/bv86Jyr09UuQMAQhAYI8IvPmB0/3K+dFhpMiH6v1HHySiQIHco1ZCUSGwXwR+eNf96rH7u+s3/9j+0NXc5iTw5P0HibuIfjJnwjZYNP0Vc1wpumiPZzeOwaX/ra/gi2GKDz35/Fc3jtN8toD2OJ3QSriyKMPm03jy/ovGW87Xn16ZLQweCEAAAhCAwNIEUCCXRkdECEAgDwS+ffYTsb04Ny+N7SVoalOWycnnPw24F3qefkFD4nSUaCKzOQw/Pv5Shbr5pbFDRv0S3TfGaOn/E+/WbzqfBN4Y82BKgsaYaf5ZW6It16FNJ2ySff1npVO8+deVUDECEvp2VCPJT910vIJ47pFzBpgSz8bqvFaZvv+ZqpFD6zPj/ckT7puXX/3RcX54UvXeRCtI8fEZCoREXEsJPJ1aTLtSwnkyiL00/CS0uriK9iPG1sisrAOG9PLf/EfpCMN/iXNGmt2CCQEBCEAAAhBwCaBA0hYgAIGCE3jyHaVrfP1PY6WJnd2I66Oys3Wa2qPPee8fm/LXL+/VKcThvZi2nHf+8exJUDkR69xb1x8p09y4IS6TMYnMPolX/cXdOyrN5s9UOl1f+Ymwr/7CmAHHYi9ynFrjP9Wdb5/93NoG1cuvPz0V5SoxwYfWh58OjDnxZz+UwJXA2YbGT/RLKfjvA+fxLJ9PKyGdM6VR/LH67KtH5RIp+vD9ickolGZKgLiyuFn1fi2onb/4nqqRQe+/qhp5/T96X0/VyJ9H6s27dRsrrjpEhTY+rp5BdQb/BQWeTi22SWg/W68iwjjL8a0uDU5CfcxXfBNZV/Tg//y54P2d4kEAAhCAwLoJoECumzDpQwACu0LAaCOiUylNSekqWqs8PFGq3W9vh87kX5Qm2Pxe4DBAWKUsv/eLMyc2kayLOPy40vuj807n4b1vq6Rdo6J6mf5YgbV+VX3X141VrPJTXzEOpnLY7X5l9Fv1KD7pl/q8deClM223NEmkBkgsi9bilHYdqJE//ffBVI1MFT++Tr2CzHnRznICu6LEyhCsiJgqS2h181e0SXOJ4v+vP8/e78i6OZMeBCAAAQjsNoFZt+ZMSY8CudvViXQQgMDKBKZcND3DlDJP/UIUrfr3tTHtD79RvpFvfnCeYh70ZIkksrKUgQSMAU2MV+Zcu/wqRkWTo7L1reWp/8gYOeXIqKQ/ebWm6zrTyuJrcW6NfHwlCvM8NTJVHeqIo1iYPTVyhUtu54e/YJOIaXXz5zXVBBYq/l9+Z/6bh9bS1EgUAhCAAAR2joC+Ncf8MzvX6Q8K5CxC/B0CEMg1gW86vxaXzreuf/J+2fXVnL5H5MnfNURr+vLT9tdO7e2/Cy2vrRHvV+b7B5PPP+44xiE26TIS37Ikofp/UIffQibN2SxdgT9Syq16Xv+TWOHMY2ykaU/Q6jjDCBabjHYQ9W2VWWuSc5bF1shvxUo8XSPOdw6ksjwzWlKdOsqs6urDs6EnhphH4FgZnvy17Er4ckYziLa6efKa0u0XKr7eSam98Z0VcBAVAhCAAAQg4DgokLQCCECgoAR+e6xcVX/Q/lpOMP5nfaxRlAplYTM32QTumPn22TNj2fvhxfTGm0TRpyU/VOErPdHfkhKxFMWUJ+6gJgu5OKfW+J058WgtTvYSnUTk//vzS9Fj1ZFCnaP6dt8TfX5Se96efuVHTEjQfLBBl92cA4y5njuce+jaHnNGVHTXw3N1CFOLEbkDZvkGY04PRsoSSTClRr797O3gbaJx1eFfI2RqP2BnnsV/WpIEgcPw42Rwbz1V/tLxACNlnAEntkbmLb6Ua6L8gd9q/M0cW8vLVzAxIQABCEBgDwiUvtDPG/9wuQeFpYgQgAAEIJALAnJPqTkF+hijAOvvjiz4HchclHqNQnr+sbv9jZY1EiBpCECgkAS++2/3KDLL1Ow3zic/cJwPnJ+/nxj79W+cDz91Gr/znVoN7cvLSyyQyzAnDgQgAAEIrJGA+VbHW9ffj37dWHI97JoLZu1HStYoR1GSNnfzakfuohSJckAAAhCAwPIEWj9w9LWCTuvtxH+iPcrTEz0z8mCBXB49MSEAAQhAAAIQgAAEIACBbRHAArlJ8lggN0mbvCAAAQhAAAIQgAAEIAABCBSBAC6sRahFygABCEAAAhCAAAQgAAEIQGADBFAgNwCZLCAAAQhAAAIQgAAEIAABCBSBgD0DeXR0VITSUAYIQAACEIAABCAAAQhAYG8IyL2gKDIbq21zC6tVIDeWKxlBAAIQgAAEIAABCEAAAhCAQB4J+Ark5eUbeSwAMkMAAhsjcH//Xb3txFixMeRktFsE6AK7VR9Is3ECdIGNIydDCOwWAXcQ4DuQu1UvSAMBCEAAAhCAAAQgAAEIQGB3CXCJzu7WDZJBAAIQgAAEIAABCEAAAhDYKQIokDtVHQgDAQhAAAIQgAAEIAABCEBgdwmgQO5u3SAZBCAAAQhAAAIQgAAEIACBnSKw8wpk/7NSqVVqDXeKGsJAAAIZEui3WtLNW/0MkyQpCOSKQPpMN/n8UObBw88nwTIxOeaqhhFWEaDR0g4gUBQCEQVyhe496Xwiq8DDzus0OOH0AwvHoaiJpdJnZg0ZTWquxEMZz0iwKDVIOSCwJQKJfXlL8pAtBLZCwHSEpXZAFp/XtlJCMoVAAgFWdDQNCOwrgSwtkOWznz8+dh/OnqwOM5rUiomvGH31EpECBCAAAQgUj0D/9ktTqJvnYQvhHEVlYpoDEkFyT4AVXe6rkAJAIEJgLgXS7JKaf56B0RgPvX/K/Sy4F+VuyqoAU443cdXQb/3yRr3/8tjYIaOGUPfNVL7Ku9W494QlTEkwpjgm8cNPbDpzCExbggAEkggEO6kdMeIGBC/Yse78PBDIH4HJ58+l9dbeadYcZ/DVS+Vj+rpzGDBI2snl80ncPBXj0RcbzHAZ9CpmmovOUAtOuPnjjMS5IsCKLlfVhbAQWIbAHApk/7NK+2un+TOxLt41nUH7Q6MrqjWf+3I6Z5nMjr90ao3xY/fx8aPr6mzJ6t2fNVWod+5UlB/Vk2PUuxJAJysTtvPm9XnVKb/3oN7Yl4P2rzsTJzHB2OLY7N5+ocso8/QVx7FmVxohIBBDQDZoZHCoXX+ku6R2SZA18fGX9s3dO9K/TsXRPX0MAS0E8kBg8vKrgeiPje+fN950nK97L+UEx5Ozi3dE9ptbdXTf2CebF++V4+apmCKmBNNT6vj6TduDvMix/SsP9JCxqARY0RW1ZikXBDwCsxVIO/+dKC2wfmLnxeDLKE1/ylR/e3LWfa+cNfJ+68P2wGne/fxMJ+0aFdXL9Ce2ODZK9T9kLmfW5SY9COSDgOw0eQ4LZpFt3qitJfl59Dp9DMlHIZFy3wm8ftn7WvYxG8+elJ+9rWyQvT8pG2T9e2o/9OYPfef1K6VFvnOi90TnnKfSg5Wf/qXpQb7+GNe/9r1mKH+uCLCiy1V1ISwEFIHZCuQOcjImDrF/dt1ZWWykxr6h7Ic8EIDA9gio4y5iZtSPUhrdK5Q9m6SyTHbncEvYXhHIGQJzEej/Xm9Zft2utEqVnvrReq9Uz8VO6Hx52/mTvK1df19mKpm25pmn5gwWFY/+NVeVEWj3CLCi2706QSIIzCYwW4H0rI6SmGc0qBzI7OgMX8VfuGqj2BsFXndagasF/K1ZlcCtOvtkd2dnC2tCTD4/FZdaceZx16DjkewBm8ds96Y9scWZN2vCQQACHoGUvlz/kdISxw3lZu441mbS/n3QMTx9DAEzBHafgJkQPc1NOZe6nqvGIHnTFv1R2Sfl/Zzz1MxgUdN9bP/afXpIWAQCrOiKUIuUAQLLEEhQIG9+ae+kkcP69R+peVG/MUebxO5XPvuJHEE0PmkxF2DI8lGfdNIn/j9sh5S6avdRjjuay3Lk4pw3r8fmxKPdsrWX6CSW5f92Tu1Gr3edQEWfn9TC/LrnR0xIMK44y5AjDgT2nUB8X/YvqRKbjNnokQFBKZOm19u7uGaMIfvOlvLvPgGzAWr1Q7VRopVG7bkqv7x3Ydxhms/MOQtzKiwyT00XMy2YnlKD3jc2clz/2n18SFgIAqzoClGNFAICixMofaGfy8s3Fo9rYsiNc3LyUC6/Sbv5ZtnEiQcBCOwKgfv77642VuxKQZADAssRoAssx41YhSFAFyhMVVIQCCxHwB0ELme7sCZkMGxZY4Joj54VcTlhiAUBCEAAAhCAAAQgAAEIQAACOSCwtAIpfgvmyxnyz16FmoPiIiIEIAABCEAAAhCAAAQgAAEILEtgaQVy2QyJBwEIQAACEIAABCAAAQhAAAL5JIACmc96Q2oIQAACEIAABCAAAQhAAAIbJ4ACuXHkZAgBCEAAAhCAAAQgAAEIQCCfBOwtrEdHR/mUH6khAIHNEZBbWBkrNoebnHaPAF1g9+oEiTZKgC6wUdxkBoHdI6Av5L+0CuTuiYdEEIAABCAAAQhAAAIQgAAEILBDBHwFUn7aIbkQBQIQ2D0C9/f3Zttp90RDIghsggBdYBOUyWOHCdAFdrhyEA0CmyDgDQKcgdwEbvKAAAQgAAEIQAACEIAABCBQAAIokAWoRIoAAQhAAAIQgAAEIAABCEBgEwRQIDdBmTwgAAEIQAACEIAABCAAAQgUgAAKZAEqkSJAAAIQgAAEIAABCEAAAhDYBIFMFchJ5/CwM8lQ7H6rpJ9WPyHRzHPMUHiSggAEIAABCEAAAhCAAAQgUCwCYQVS9LFSydcBt6ye9VvHw+vxozzduktdS2ie5eUMJBJMZnbNJgHZMqjZghMCAhCAAARCY394b1JtV9pJxd25DM8z0IPArhPw2/fUXn6/5b/wmre7Mx+zrIqE2fWSIx8EILAQgWgfjx0ZEu13klnEAllrVnunmZoRFypSIPDk1dCpPi0Ho/dblV5Dq5SPj3fV0dj+rXz28HAWCjgzz5rRTB8fx41eJQ1QKKUlMpopCQEgAAEIQGAjBGQINwO/mkKaTu2gYrKVmfO506z5MjTvbKhFp5aNFINMIBBDYNI5dRdId9W2u47T6uHxjQ0vvx07pnHfOcdGqxyPqra522iyeW/CjK+Hx3Ovj6gTCEAgLwRi+nj/9kbPe3fNm+d6YOhftat3vv0uWrSoC+vB+UW1fRXwGQ2a18zP6r+tljYFtvp288odZEZX1kTo7ndNbYnpFDrKNTU8LPnBzHvRFdsD5+Y4ZGqU955KWe965fIl9HeOVSqJu3EBDuWnVe+3aPjgfrUtuOIaDiijdnswaFfM/nVqeeeRKC/tDzkhAAEI5JXApPP8pnmhNx5lWH5+MH44P8hrWZAbAlMEKgfebojaNBlfu7+OR4PmiXHpqp80B3ob3l9MmWhqIWnClJ81asNXWZ5LoqYgAIHtE5ijj8sUObw+99w/42SOOwNZ78rO1Ixdp8Hw4IVWVI9PHfOD0VjNe7Vx5egNMNEDRxeerc9siQ3ao5OQX6pRF80emLvjVe/KkGfshP4WsAx4WqWMFy6wtaa8XuOyjiIQjHYXOhrelyow/qrlxqkV1phBy2cvrKgPZ+O08k5H3H4jQgIIQAACe0hA9lYdPTnKtCFzWMTOqCeaxU447CFFirxTBERVvBjJTrY84qv1Iskty9MIRV0Ma4eTlz2n8SzozSU77EbJ5IEABApJwOvj9XNxOJDB41hvrSrzo9lhTX7iL9FR6RiFMOmp6VFGxh/vBxPS/Go2rmTcUW6odiYuiUXRjES1iFIrwdyXKuLNbdKlOfWuVkZPbmOu1lFjXyDl2Ky94miDoXrUzrPZhY6IGpAqhEEZLaVQSosNmEF1kPTypkQsZLukUBCAAAR2kIBvfpRpw7iPyJpbO5IoNxI7z6iDEp4j4A6WApEgECbguqXJ7vsg5EfmB5OteTm2Y1Y/0uKDp4T0EaFEtRPWEIBAsQl4Jzy6dWt+nHEWOuEWVjGqNXpXL7OA5Z02VJpfmjftApmp+V2Mnol6pk0qJWvzJzXMBnbXpsKLr0e8TGZ5EavFKvXYnq6MKW9qxAXKT1AIQAACEFiSgGd+lK1O/1Ck8XkJ2SIDjoBLZkU0CGyKgO9yJq1afLkSjABek1cN3j0ErE8Bu7vpAYHVNroXZlMFIR8IQGBjBGL6uD5NLXtJgVORsepW4mc8ymcXTltOIerH1bLUbu18pVIhxYte2UYTNsKC6QSC2YixuYizkee8Gi2z2C6dQF7zZC0jqXjrGo/YaHh1QqD3MmqHnXRayjor2qAMwK4HiEGUnmlsxPl4EgoCEIAABDIgEDj9GJ9av2XnGTUbTV3klkH+JAGBtRAILj9mN111osb6q6q7GYLaozorZNaLs5NZS0lIFAIQWCuB1D4+j/eqli7lO5ByFLKpgqgjftoxtlQ6HVUD99TFFc91DVW3pSpzozrKaCOnHSjxg6mzkEl2SlERvbRifC0CgqpjkvNlbUOJ31I0vBCoWldXdaOP+5SfOu5b6/Ah2rY+nHnYqaSVNxpxrS2ExCEAAQhAIERAr5vTrwaoHNh5Jm02AisEdo1AYA3jrsCUEijqoXHPNtdHWK80FcIe31GGAe9Uj7oLUN+DYZxc029h3DUCyAMBCMxFILmPBy7Pca+dkS8qxt6mU/pCP5eXl3PlubeBZMy9PcnKA3dvKVLwXBO4v79nrMh1DSL8igToAisCJHreCdAF8l6DyA+BFQl4g0CKBXLFLIoQ3f8qiHwVKaPzm0XgQhkgAAEIQAACEIAABCAAgb0kgAKZVu3eZXyZXf+zl42MQkMAAhCAAAQgAAEIQAACxSCAAlmMeqQUEIAABCAAAQhAAAIQgAAE1k4ABXLtiMkAAhCAAAQgAAEIQAACEIBAMQigQBajHikFBCAAAQhAAAIQgAAEIACBtROwt7AeHR2tPSsygAAEck5AbmFlrMh5HSL+SgToAivhI3L+CdAF8l+HlAACKxEwF/JbBXKllIgMAQhAAAIQgAAEIAABCEAAAkUn4CuQfAey6HVN+SCwKgG+ALYqQeLnnABdIOcViPirEqALrEqQ+BDIOQG+A5nzCkR8CEAAAhCAAAQgAAEIQAACGyfAJTobR06GEIAABCAAAQhAAAIQgAAE8kkABTKf9YbUEIAABCAAAQhAAAIQgAAENk4ABXLjyMkQAhCAAAQgAAEIQAACEIBAPglkqkBOOoeHnUmGIPqtkn5a/YREM88xQ+FJCgIQgAAEIAABCEAAAhCAQLEIhBVI0cdKJV8H3LJ61m8dD6/Hj/J06y51LaF5lpdzqlwxv15ceNlEsytWC6A0EIAABApNoN/yZwt3V9KbQ2LnFI1DBc12S7TQlCnc9gn4jXmq4cZ2AXdnPqYLeN0kcfd++4VFAghAYFUCM0eGtBEgYoGsNau900zNiMuWb/Jq6FSfloPR+61Kr6FVysfHu+pobP9WPnt4OAsFXDZPN963fvygMxlf12pGh33MOIdVJSQ+BCAAAQjMIKDXxsc3oVDNOzOHmEF9PKra3++qbX/ukxX0c6dZAzAEckNg0jl1F0iBthzuAvLbsWMa/J1zbNTMSBeQzXsTZnw9PEaFzE0DQFAILEBgenLs397oufGuefNcDwz9q3b1zrffRZOOurAenF9U21cBn9Gggc78rP7bamkbXatvN6/cQWZ0ZW137gbY1JaYTqGjXFPDw5IfzLwXXbE9cG6OQ6ZGee+plPWuVy5fQn93WaWSuBu3AGIvaKaJLSMAcSAAAQhAYCECsruo9gFT4vgzSeXADSej/fOD8cP5wUJ5ERgCu0LAb8tOuAuMR4PmiXHpqp80B3obfroLqIWkCVN+1qgNX2V5LmlXACEHBPadwIzJcdJ5Prw+99w/42jFnYGsd2Vnasau02B48EIrqsenjvnBaKzmvdq4cvRmruiBowuz2ztuWNPmoD06CfmlGnXRbAO7O171rmf9821/MuBplTJeuMDWmvJ6jct66QYjW3tWwKDpc+nkiAgBCEAAAlshoCeRqHfq5GXPaTwrq41HmdVwOdlK3ZDpCgRkQXgxqujGLb5aL5LcsjyNULTMsHbodgFfhvLTqlEyeSAAgWITqJ+Lw4EMHsc3zYuzsjI/yv9Sixx/iY5KxyiESU9NTbSOjD/eDyak+dVsXMm4o9xQ7WxdEouiGYlqEaVWgrkvVcSb26RLc+pdrYue3MZcraPGvkDKsVkvXf0yjKqCKM01YPpcOjkiQgACEIDA5gnYOUQdggg4rOpNTLPmlolkMGjrZbias9oVjkFuvpbIcSkCruup7L4PQn5kfmqyNd/oGSVTte/gKSGvCyyVN5EgAIF8E1AmSf1069b8OOMsdMItrOWzF43e1cssYLhnCK1YWSQpOpw2eibqmTaTLLM2y45YzTWTIpEIBCAAAQhsjEDAyU9dl6NcVvV2qzeJumfgsUVurE7IaBUCvsuZtGHx5UowAngNXDl5HVRsjsEuEBBCbe57YVYRjrgQgEBeCOjT1LKdGjgVGatuJX7Go3x24bTlFKJ+XB8GtTc7HwEVUrzolf9DwkZYMJ1AMBsxNhdxLfKcV6PjmtgunUBec2atFgwiZO+la29VAkzd3SNhJp2WssiKGimDLmcC5msEhIIABCCwUwT6LTuHeAO9Ot3uaY87JSvCQGARAsE1T/w6JpiaOpajXbbNbRHBLqDOCpn14uxkFhGQsBCAQA4IzOO9qouR8h1IOQrZVEHEGmkcY0ul01F1xq101vVHeeCP1SU36iijjRxz6MQj6QdTZyGTbv0RFdFLK8bFPyCoOiaZmrUrpz5PGXTq8CQP13L5qWOcmlLPFuSgZSAiBCAAgb0hoNbGxhPVnJ2vHNg5xJ1p9K6oPx/gr7o3TaN4BQ2sedwVmFUPg13AeqWpEMa4Hu0C+h4M4+Safgtj8RhSIgjsC4HpydGWO3B5jnvtjHxRMfY2ndIX+rm8vNwXZpQTAhBYisD9/T1jxVLkiFQQAnSBglQkxViWAF1gWXLEg0BBCHiDQIoFsiBFpRgQgAAEIAABCEAAAhCAAAQgkAkBFMhMMJIIBCAAAQhAAAIQgAAEIACB4hNAgSx+HVNCCEAAAhCAAAQgAAEIQAACmRBAgcwEI4lAAAIQgAAEIAABCEAAAhAoPgEUyOLXMSWEAAQgAAEIQAACEIAABCCQCQF7C+vR0VEmyZEIBCBQYAJyCytjRYHrl6LNJEAXmImIAMUmQBcodv1SOgjMJGAu5LcK5MzQBIAABCAAAQhAAAIQgAAEIACBfSbgK5B8B3Kf2wFlh8A8BPgC2DyUCFNgAnSBAlcuRZuHAF1gHkqEgUCBCfAdyAJXLkWDAAQgAAEIQAACEIAABCCwFgJcorMWrCQKAQhAAAIQgAAEIAABCECgeARQIItXp5QIAhCAAAQgAAEIQAACEIDAWgigQK4FK4lCAAIQgAAEIAABCEAAAhAoHoFMFchJ5/CwM8kQUr9V0k+rH0g09qX83eSeuQxTxVl3+hnSIykIQAACEIAABCAAAQhAAAKZEggrkKIdlUq+DrhlZanfOh5ejx/l6da9Qse+zBTJQolNIYr59eJCmIafEOHQn1p9XQWBJ6Q7zxZty1U2W0BCQAACENgagcAA647D7pZkeKNSJFR/yHZLdGvFJuN9JTBng3c7QaRTyGKEPrCvjYdyF5lAdOKLvFGjR5oOErFA1prV3mmmZsRla2DyauhUn5bD0WNfLpvDRuJ968cPSgd+HF/XakYdfnw4C5TKfan/ojXl6Jv5BS2fPYRSnz8mISEAAQgUncB4VL3TY+3jXbWtZjrZknT0m/H18DgwV8pc+txp1orOg/IVnMA8DV7auu0EwcVJ03aU8IKl4LgoHgT2goCohm6fv3OOzR5R//ZGd/q75s1z8+KqXb0L2O8iZKIurAfnF9X2VcBnNGjU8t1EWy1tKfNMZu7MO7qyFjR318rfANNvdAod5Zoa1mv9YOZ9v1VpD5yb49D+V+Dl3/7wb719sRizW1BxltExsIUWLY4Wyhr9TMDp3wNvlFRbepTkFruHb3p7MeDH60GOlmZLBSBbCEAAAlslUO+682HlQGmHas480R4u5WeN2vCVOYIhY+bzg/HD+cFWZSVzCKxMYI4G378VV6+0ZeLKQpAABCCwUwTGo4Gd+Jz6SXMwGkelm3SeD6/PfffPGPnjzkDWu6KRznCdHAwPXmhF9fjUMT8YjdW8V7u5jt3erYwuzIbvuGFNm4P26CTsl6rVRbMx7G4D17ueyc43qQVe/rd3/31adZTPLpo3t0YVlRXCRdDmNx1v0jm1mcumtHAUYaZk9sVThsRsm8GgXfE9VjX16BsvRxevJq8Ci8XR0FX76UG134M8XbpspSc1CEAAAjkkMHnZcxrPgh4u5adVPY+K9iizGp4cOaxURE4mkNjgZYXkrzkCCz+9fY8DK20KAsUk4G6XOrKXqn+un4sXjnT5Y60yKfNjquYkVOIv0VHpGIUw6anpqVfy9X4wIc2vZjdXJmPlcWqHoZLY7oyaW4sotRLMfakiWs1vtUoTrVqn4+8wJ6Un6wYlpBo51W5dVOaAeKvJZGN7JsHD//KvMQ6rKS6sLl61Z+DoKvfSOr4xL+zjQZ4qXSYFIBEIQAACOSYge4K9xovYfUVZaA/sglrNWe0KR8ByXNGIbgikNHj5q+ut6rtx17v+zvRunGmiJiEAgcwIiDWu0bPGK5nnzGlBzyAlepAxPyZeEGAESbiFtXz2otG7epmFsKuc6Fspf6NBztYfldqoxsqTW+/C1zXL7NXSw4+/tVIR/7lzKMsgc7Ay0TQaKd1KWRIZAhCAQK4JqOON4qA6rT6qjcKDSsCrwx5cxxaZ69pGeHUbVEqDDwAKunHb18bTmwcCECgWAU8PUc6eMvEFH3Fc1BusgVORxqFz6kn8jIf4gDpt97yf6yCr9mbnY6hCioetcgoKeVbGxw4EsxHnyWWWVNoeKxe5Rpx4pyJOOi1lbRVFS0AOXzkRmZV4vZfaujeDQCCkDRy5Bmieks0OI/Uq1si/8k2+iYJNlS7Lr6zMFpMQEIAABHaIgHLZCC6mXU8VM7avabjeofIjyp4RmN3gVRewDmdeH+i3rC8rvWLP2gvF3TMC6pDb1GEOfXnOLO9VjSnlO5ByFLKpgog10jjGlkqno+qM3SjXl14ZxtSpbHVq0UZO86b3g6mzkPMc555HKrWd5jl9uq0iGrH81LHnEI1XU1RmQVE1QWIIhI4PBO3CJRdCdg3Sy0vuT5J9cdHyrVzJVTNduuyEISUIQAACuSKgN9r8IVu8U/WRfzW2zzv15Kq8CLvnBOZp8P6qxVuyVA7sso1esecNiOIXlYD1TlV9PuxkE7g8R20u6VORCbfplL7Qz+XlZQEpJThu5LWk3O2Q15oriNz39/eFHSsKUkUUY70E6ALr5UvqO0+ALrDzVYSAEFgvAW8QSLFArleCDaQ+8/rVDchAFhCAAAQgAAEIQAACEIAABApDoMgKpBxqnMcZNjd1KWdeuc4hN7WFoBCAAAQgAAEIQAACECgggSIrkAWsLooEAQhAAAIQgAAEIAABCEBgewRQILfHnpwhAAEIQAACEIAABCAAAQjkigAKZK6qC2EhAAEIQAACEIAABCAAAQhsj4C9hfXo6Gh7MpAzBCCQDwJyCytjRT6qCinXQ4AusB6upJobAnSB3FQVgkJgPQTMhfxWgVxPFqQKAQhAAAIQgAAEIAABCEAAAgUh4CuQxfwOZEGqiWJAYCcI8AWwnagGhNgeAbrA9tiT804QoAvsRDUgBAS2R2AvvgO5PbzkDAEIQAACEIAABCAAAQhAoIAEuESngJVKkSAAAQhAAAIQgAAEIAABCKyDAArkOqiSJgQgAAEIQAACEIAABCAAgQISQIEsYKVSJAhAAAIQgAAEIAABCEAAAusgkKkCOekcHnYmGYrZb5X00+rrRFdPf54U5gmTYRlJCgIQgAAEIAABCEAAAhCAQE4IhBVI0Z1KJV8H3LIq1W8dD6/Hj/J069vDqZlMqbH2hcfKDxNQd7cnMjlDAAIQgMAiBPotb+YLjOfZ7oguIg9hIbAeAn7znm7dasfevnM3793d+/WIQqoQgMB2CQQmPifS69VYYe13sVJGLJC1ZrV3mqkZcVk6k1dDp/q0vGz0rOKVzx7G17WaaLJKjRWelV5Da7Xy3FXbFTveqgD6GV8Pn+8Ev6wAkA4EIACBAhPQK+rjG6+E41H1zhvhd2M2LDB9irZRApPOqbuCkfVLoHXL4vG506xpYWTz3tFdQJYzx2kLyI2KTmYQgECGBKYnvv7tTVN1+7vmjVFi+lft6l2a/S7qwnpwflFtXxmfUf0E7ZDmZ/XfVksb5lp9u53lDjKjK2uwcze3pra7dAod5ZoaHpamDX39VqU9cG6OJWBomywlfZ2gn37Y99UYDVWabqGsGTEipxcmpqKEp3P94szVauvd8bXTexny2h2PBlrtTd7my7ABkBQEIAABCKxEQDYJZaVsls7qqXfdObNy4L9dKQsiQ2DnCARatyxXnh+MH84PtJBqIXmi3b7Kzxq14asszyXtHAUEgsCeEpie+KYwTDrPh9fnqe6fcWcg6907Z9au02B48EIrqsenjvnBaKzmvdq4cvTmluiBowtrmmtY0+agPTqZ8ktV6qLZ9HV3vJRupu1+j48PnsIWm/5URAlj0vek8hN3VwlRqaJh4pqUGEVrjWdBo2j5aXUwGquCtytGIxW3W0Eu23xWLjFT6gA8EIAABCCQIwKTlz0nPODnSHhEhUAMAVk0XozMYkWcqfRuuGiPsowLrrP8eN4KB5gQgECxCdTPxeFAKTE3zYuzsjI/yv9Sixx/iY5KJ90P0+hRsoPl/WCycfUrtXElmpVyQ9VWRGP9M7pWLaLUKsXMvlQRb24DBtCw+NH0oxG99M0GWyBxm1ZUqmiYRRuK78Kq9WQZdlXBlVHU385eNE3CQwACEIDAdgjIrqJdYW8nf3KFwBoIuO6pskM/0L5msk0ysBvgapEmx3Ju/98a8iVJCEBgtwkok6R+unVrfpxxFjrhFtby2YtG7+plFoX1NKtt34YTKsxyUqnduLDHqtI8DyrBpO2OXb2ryntyy606WTQi0oAABCCwQQLqRJj49M3YgN2gQGQFgQwI+G5p+nYHZSjwVo3KAUy5fT2c/IWXU3SFk4EQJAEBCOwyAX1SWtwTAqciY816iZ/xKJ9dOG33xKCxHJqtqvlKrUKKF73SpkIHKuNjB4LZiLNyiaafGDGg9Vn5o1JFw8QLIKZZ45prHuX4Ou3iJMRFpZx0WiqUqJEyJHOGYFZ18ncIQAACO0JAnV9He9yRykCMTAkEFz9qPRR7T2H9pGndwBKDZCoUiUEAAjtEYB7vVS1uyncg5ShkUwURa6RxjC2VTkfVGXcKuEcB1VWl6iICdZTRRp6+DieIyw+mzkKm3PqTnH5yRCmI3JYalD8qVTSMK566d1X7dWh/VLVr1+jZ444ldVOZ3aP2z0A6d/Kq/NSxhyLxgtqhfoEoEIAABKYIKIXRDvJqlNf7jN6AHr7EDXYQyDeBwOLHXaVFC6TvwTAHj9JvYcw3C6SHwD4TmJr4fJ3HuzxHbSXpU5EJt+mUvtDP5eXlPnOk7BCAwEwC9/f3jBUzKRGgwAToAgWuXIo2DwG6wDyUCAOBAhPwBoEUC2SBi0/RIAABCEAAAhCAAAQgAAEIQGBhAiiQCyMjAgQgAAEIQAACEIAABCAAgf0kgAK5n/VOqSEAAQhAAAIQgAAEIAABCCxMAAVyYWREgAAEIAABCEAAAhCAAAQgsJ8EUCD3s94pNQQgAAEIQAACEIAABCAAgYUJ2FtYj46OFo5KBAhAYM8IyC2sjBV7VucUN0SALkCD2HMCdIE9bwAUHwLmQn6rQIIDAhCAAAQgAAEIQAACEIAABCCQQsBXIPkOJA0FAhBIJ8AXwGghe06ALrDnDYDi0wVoAxDYcwJ8B3LPGwDFhwAEIAABCEAAAhCAAAQgsDABLtFZGBkRIAABCEAAAhCAAAQgAAEI7CcBFMj9rHdKDQEIQAACEIAABCAAAQhAYGECKJALIyMCBCAAAQhAAAIQgAAEIACB/SSQqQI56RwediYZguy3Svpp9TNMNJJU5mKvU1jShgAEIAABCEAAAhCAAAQgsC0CYQVSVKlSydcBt6xZ9VvHw+vxozzduuajxfMepVVOSWh+DQfz1M/g66CeO3nZc/7+X08zT9nVfrUG/KuQ6Dqvw4uLQHFcibbMfFvtkHwhAAEI7AaBwFSR7Y7obhQPKSAwRSCwWDG79XQB2ggECk/A7ffuNOeNA67NTo0Dafa7iAWy1qz2TjM1Iy5bCZNXQ6f6tByOXjMa5ePj+Hr4PFlML5irfgqHSq9h4z6OG6OXnqV0PHIaR99yMk1ZYT927oyoj493zv98+mDFrrkZPfw4mGmjV1mvnXXZaiAeBCAAgX0iMB5V7dh9V23vxmy4T/gp66YJ9G/dxYq7rqILbLoOyA8CmyUg2qKrpDycaUWrf3vTVDPfXfPGaFf9q3b1ztrvYoWLurAenF9U21cBn9GgTcwz8R22Wtp81urbrSpX+xldWbNawKRmjXv6jU6ho1xTw/qSv+Nl3vdblfbAuTlWpro4RXE8GkS0y2T8wsG5fmEgyVM+63o/C7Pq078KRM0gZWXUvB773OvdtDrQEj2tJkjvg2EzfLP9i9wgAIF9JOCP15WD2j4CoMz7RcBv8O7qhy6wXy2A0u4dgf6tOHimKiaTzvPh9blx/0x44s5A1rt3zvEMc9hgePBCK6rHp475wWis5r0yEDp661b0wNGFtRk2rGlz0B6d+H6pWjClLppNX9kB03nXu+Nra6yz2rEOOGhXjDoq3q0pJfOCWSX31bDWeDZlzDRElM59ohBlmLLoj4tot1aM2kElWkmTzqkF83hXHY33rpFTYAhAAAJbIqB2AhMmji1JRLYQWA8Bs1N9e+IeGLK50AXWg5tUIbBVAqL5+GqSVffq56J+Ke3qpnlxVlbmR/lfqpTxl+iodFIcRCVFo4/J/qz3g8nG1dPKzxq1wWis3FC1FVEesSjKGxUmovpJMPelinhzm3hpju9o6qqjscWLuLC6oVx7nufz6+qPARfWLFKO1Qajono1+PxgHNSTvZDKMikAjUo9y4y51fZI5hCAAAQKREC2NXsN32+lQCWjKBCYJlA+U6dsTm5DHl90ARoKBIpKQLurBqx2yjfTHLWTXSRrfoycigzDSLiFtXz2otG7epkFuERdbrXERbMy6ug8jwrc06ceNSCxbdpYSnOdNvytnrKf3SzhDByRJ7Es9a6qThnW134Z7SxZ+TsEIACBPSEgE2fSrt6eEKCYe0igftL01iJ0gT1sABR5/wgoq93wVej7GeL6qDdPA6ciY816iZ/xKJ9dOG05hagfd0hRvpnz4VUhxTVUqVKhA5XxsQPBbMSZuUjBRPULq2rJrqNiUjUuteEn1j0jg5R1doFLcfqtVI9g0WrFaTj2sqNJp6WkFjVStMypOp7JiAAQgAAEILAgAeWngva4IDSC55aAXWUo+c3qx9zCShfIbY0iOARmEJCtInvu0IkqTvN4r+r0U74DKUchmyqIWCONY2ypdDqqzrhTwPXJVFeeKo9LdZTRRk66Dkfl4QdTZyFTXDX9k4rOnfL5lIhyf6m9pcfNNIac6Gh+wErbHGwJ6Y+ZpqyyC5T72NHHLFMeC+Cw88+B05iiUpafiiZqPIDxpmJMgAAEILBuAnqf1D8fwuVl6wZO+tsl4K8y1LWMal1FF9hujZA7BNZNwNedphWnwOU5Ss3UpyIT7pwpfaGfy8vLdYu7g+mLi0bkzPgOiolIENgJAvf393s7VuxEBSDEtgnQBbZdA+S/ZQJ0gS1XANlDYNsEvEEgxQK5bRnXnr93AevacyIDCEAAAhCAAAQgAAEIQAACBSCwzwqkHCzkXtMCtGGKAAEIQAACEIAABCAAAQhsiMA+K5AbQkw2EIAABCAAAQhAAAIQgAAEikEABbIY9UgpIAABCEAAAhCAAAQgAAEIrJ0ACuTaEZMBBCAAAQhAAAIQgAAEIACBYhCwt7AeHR0VozyUAgIQWB8BuYWVsWJ9eEl59wnQBXa/jpBwrQToAmvFS+IQ2H0C5kJ+q0DuvrhICAEIQAACEIAABCAAAQhAAAJbJKAUyMfHxy1KQNYQgAAEIAABCEAAAhCAAAQgkBcC/x/dKqhUSehz3wAAAABJRU5ErkJggg==)

Started : "Synthesize - XST".

Running xst...

Command Line: xst -intstyle ise -ifn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.xst" -ofn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.syr"

Reading design: Houghtransform.prj

=========================================================================

\* HDL Compilation \*

=========================================================================

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/imagedata.vhd" in Library work.

Package <testimage> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/maskdata.vhd" in Library work.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/referencedata.vhd" in Library work.

Package <referencedata> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd" in Library work.

Architecture behavioral of Entity houghtransform is up to date.

=========================================================================

\* Design Hierarchy Analysis \*

=========================================================================

Analyzing hierarchy for entity <Houghtransform> in library <work> (architecture <behavioral>).

=========================================================================

\* HDL Analysis \*

=========================================================================

Analyzing Entity <Houghtransform> in library <work> (Architecture <behavioral>).

Entity <Houghtransform> analyzed. Unit <Houghtransform> generated.

=========================================================================

\* HDL Synthesis \*

=========================================================================

Performing bidirectional port resolution...

Synthesizing Unit <Houghtransform>.

Related source file is "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd".

WARNING:Xst:1780 - Signal <pixOut\_sig\_next> is never used or assigned. This unconnected signal will be trimmed during the optimization process.

WARNING:Xst:646 - Signal <delayPipeline<0><0>> is assigned but never used. This unconnected signal will be trimmed during the optimization process.

Found 8-bit register for signal <pixOut>.

Found 15903-bit register for signal <delayPipeline<1:15903>>.

Found 8-bit adder for signal <pixOut\_sig>.

Found 8-bit adder for signal <pixOut\_sig$addsub0000> created at line 64.

Found 8-bit adder for signal <pixOut\_sig$addsub0001> created at line 64.

Found 8-bit adder for signal <pixOut\_sig$addsub0002> created at line 64.

Found 8-bit adder for signal <pixOut\_sig$addsub0003> created at line 64.

Found 8-bit adder for signal <sum$add0000> created at line 64.

Found 8-bit adder for signal <sum$add0001> created at line 64.

Found 8-bit adder for signal <sum$add0002> created at line 64.

Found 8-bit adder for signal <sum$add0003> created at line 64.

Found 8-bit adder for signal <sum$add0004> created at line 64.

Found 8-bit adder for signal <sum$add0005> created at line 64.

Found 8-bit adder for signal <sum$add0006> created at line 64.

Found 8-bit adder for signal <sum$add0007> created at line 64.

Found 8-bit adder for signal <sum$add0008> created at line 64.

Found 8-bit adder for signal <sum$add0009> created at line 64.

Found 8-bit adder for signal <sum$add0010> created at line 64.

Found 8-bit adder for signal <sum$add0011> created at line 64.

Found 8-bit adder for signal <sum$add0012> created at line 64.

Found 8-bit adder for signal <sum$addsub0000> created at line 64.

Found 8-bit adder for signal <sum$addsub0001> created at line 64.

Found 8-bit adder for signal <sum$addsub0002> created at line 64.

Found 8-bit adder for signal <sum$addsub0003> created at line 64.

Found 8-bit adder for signal <sum$addsub0004> created at line 64.

Found 8-bit adder for signal <sum$addsub0005> created at line 64.

Found 8-bit adder for signal <sum$addsub0006> created at line 64.

Found 8-bit adder for signal <sum$addsub0007> created at line 64.

Found 8-bit adder for signal <sum$addsub0008> created at line 64.

Found 8-bit adder for signal <sum$addsub0009> created at line 64.

Found 8-bit adder for signal <sum$addsub0010> created at line 64.

Found 8-bit adder for signal <sum$addsub0011> created at line 64.

Found 8-bit adder for signal <sum$addsub0012> created at line 64.

Found 8-bit adder for signal <sum$addsub0013> created at line 64.

Found 8-bit adder for signal <sum$addsub0014> created at line 64.

Found 8-bit adder for signal <sum$addsub0015> created at line 64.

Found 8-bit adder for signal <sum$addsub0016> created at line 64.

Found 8-bit adder for signal <sum$addsub0017> created at line 64.

Found 8-bit adder for signal <sum$addsub0018> created at line 64.

Found 8-bit adder for signal <sum$addsub0019> created at line 64.

Found 8-bit adder for signal <sum$addsub0020> created at line 64.

Found 8-bit adder for signal <sum$addsub0021> created at line 64.

Found 8-bit adder for signal <sum$addsub0022> created at line 64.

Found 8-bit adder for signal <sum$addsub0023> created at line 64.

Found 8-bit adder for signal <sum$addsub0024> created at line 64.

Found 8-bit adder for signal <sum$addsub0025> created at line 64.

Found 8-bit adder for signal <sum$addsub0026> created at line 64.

Found 8-bit adder for signal <sum$addsub0027> created at line 64.

Found 8-bit adder for signal <sum$addsub0028> created at line 64.

Found 8-bit adder for signal <sum$addsub0029> created at line 64.

Found 8-bit adder for signal <sum$addsub0030> created at line 64.

Found 8-bit adder for signal <sum$addsub0031> created at line 64.

Found 8-bit adder for signal <sum$addsub0032> created at line 64.

Found 8-bit adder for signal <sum$addsub0033> created at line 64.

Found 8-bit adder for signal <sum$addsub0034> created at line 64.

Found 8-bit adder for signal <sum$addsub0035> created at line 64.

Found 8-bit adder for signal <sum$addsub0036> created at line 64.

Found 8-bit adder for signal <sum$addsub0037> created at line 64.

line 64.

Found 8-bit adder for signal <sum$addsub0039> created at line 64.

Found 8-bit adder for signal <sum$addsub0040> created at line 64.

Found 8-bit adder for signal <sum$addsub0041> created at line 64.

Found 8-bit adder for signal <sum$addsub0042> created at line 64.

Found 8-bit adder for signal <sum$addsub0043> created at line 64.

Found 8-bit adder for signal <sum$addsub0044> created at line 64.

Found 8-bit adder for signal <sum$addsub0045> created at line 64.

Found 8-bit adder for signal <sum$addsub0046> created at line 64.

Found 8-bit adder for signal <sum$addsub0047> created at line 64.

Found 8-bit adder for signal <sum$addsub0048> created at line 64.

Found 8-bit adder for signal <sum$addsub0049> created at line 64.

Found 8-bit adder for signal <sum$addsub0050> created at line 64.

Found 8-bit adder for signal <sum$addsub0051> created at line 64.

Found 8-bit adder for signal <sum$addsub0052> created at line 64.

Found 8-bit adder for signal <sum$addsub0053> created at line 64.

Found 8-bit adder for signal <sum$addsub0054> created at line 64.

Found 8-bit adder for signal <sum$addsub0055> created at line 64.

Found 8-bit adder for signal <sum$addsub0056> created at line 64.

Found 8-bit adder for signal <sum$addsub0057> created at line 64.

Found 8-bit adder for signal <sum$addsub0058> created at line 64.

Found 8-bit adder for signal <sum$addsub0059> created at line 64.

Found 8-bit adder for signal <sum$addsub0060> created at line 64.

Found 8-bit adder for signal <sum$addsub0061> created at line 64.

Found 8-bit adder for signal <sum$addsub0062> created at line 64.

Found 8-bit adder for signal <sum$addsub0063> created at line 64.

Found 8-bit adder for signal <sum$addsub0064> created at line 64.

Found 8-bit adder for signal <sum$addsub0065> created at line 64.

Found 8-bit adder for signal <sum$addsub0066> created at line 64.

Found 8-bit adder for signal <sum$addsub0067> created at line 64.

Found 8-bit adder for signal <sum$addsub0068> created at line 64.

Found 8-bit adder for signal <sum$addsub0069> created at line 64.

Found 8-bit adder for signal <sum$addsub0070> created at line 64.

Found 8-bit adder for signal <sum$addsub0071> created at line 64.

Found 8-bit adder for signal <sum$addsub0072> created at line 64.

Found 8-bit adder for signal <sum$addsub0073> created at line 64.

Found 8-bit adder for signal <sum$addsub0074> created at line 64.

Found 8-bit adder for signal <sum$addsub0075> created at line 64.

Found 8-bit adder for signal <sum$addsub0076> created at line 64.

Found 8-bit adder for signal <sum$addsub0077> created at line 64.

Found 8-bit adder for signal <sum$addsub0078> created at line 64.

Found 8-bit adder for signal <sum$addsub0079> created at line 64.

Found 8-bit adder for signal <sum$addsub0080> created at line 64.

Found 8-bit adder for signal <sum$addsub0081> created at line 64.

Found 8-bit adder for signal <sum$addsub0082> created at line 64.

Found 8-bit adder for signal <sum$addsub0083> created at line 64.

Found 8-bit adder for signal <sum$addsub0084> created at line 64.

Found 8-bit adder for signal <sum$addsub0085> created at line 64.

Found 8-bit adder for signal <sum$addsub0086> created at line 64.

Found 8-bit adder for signal <sum$addsub0087> created at line 64.

Found 8-bit adder for signal <sum$addsub0088> created at line 64.

Found 8-bit adder for signal <sum$addsub0089> created at line 64.

Found 8-bit adder for signal <sum$addsub0090> created at line 64.

Found 8-bit adder for signal <sum$addsub0091> created at line 64.

Found 8-bit adder for signal <sum$addsub0092> created at line 64.

Found 8-bit adder for signal <sum$addsub0038> created at Found 8-bit adder for signal <sum$addsub0093> created at line 64.

Found 8-bit adder for signal <sum$addsub0094> created at line 64.

Found 8-bit adder for signal <sum$addsub0095> created at line 64.

Found 8-bit adder for signal <sum$addsub0096> created at line 64.

Found 8-bit adder for signal <sum$addsub0097> created at line 64.

Found 8-bit adder for signal <sum$addsub0098> created at line 64.

Found 8-bit adder for signal <sum$addsub0099> created at line 64.

Found 8-bit adder for signal <sum$addsub0100> created at line 64.

Found 8-bit adder for signal <sum$addsub0101> created at line 64.

Found 8-bit adder for signal <sum$addsub0102> created at line 64.

Found 8-bit adder for signal <sum$addsub0103> created at line 64.

Found 8-bit adder for signal <sum$addsub0104> created at line 64.

Found 8-bit adder for signal <sum$addsub0105> created at line 64.

Found 8-bit adder for signal <sum$addsub0106> created at line 64.

Found 8-bit adder for signal <sum$addsub0107> created at line 64.

Found 8-bit adder for signal <sum$addsub0108> created at line 64.

Found 8-bit adder for signal <sum$addsub0109> created at line 64.

Found 8-bit adder for signal <sum$addsub0110> created at line 64.

Found 8-bit adder for signal <sum$addsub0111> created at line 64.

Found 8-bit adder for signal <sum$addsub0112> created at line 64.

Found 8-bit adder for signal <sum$addsub0113> created at line 64.

Found 8-bit adder for signal <sum$addsub0114> created at line 64.

Found 8-bit adder for signal <sum$addsub0115> created at line 64.

Found 8-bit adder for signal <sum$addsub0116> created at line 64.

INFO:Xst:738 - HDL ADVISOR - 15903 flip-flops were inferred for signal <delayPipeline>. You may be trying to describe a RAM in a way that is incompatible with block and distributed RAM resources available on Xilinx devices, or with a specific template that is not supported. Please review the Xilinx resources documentation and the XST user manual for coding guidelines. Taking advantage of RAM resources will lead to improved device usage and reduced synthesis time.

Summary:

inferred 15911 D-type flip-flop(s).

inferred 135 Adder/Subtractor(s).

Unit <Houghtransform> synthesized.

=========================================================================

HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 135

8-bit adder : 135

# Registers : 15897

1-bit register : 15896

8-bit register : 1

=========================================================================

=========================================================================

\* Advanced HDL Synthesis \*

=========================================================================

=========================================================================

Advanced HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 134

8-bit adder : 133

8-bit adder carry in : 1

# Registers : 15904

Flip-Flops : 15904

=========================================================================

=========================================================================

\* Low Level Synthesis \*

=========================================================================

Optimizing unit <Houghtransform> ...

Mapping all equations...

Building and optimizing final netlist ...

Found area constraint ratio of 100 (+ 5) on block Houghtransform, actual ratio is 28.

Final Macro Processing ...

Processing Unit <Houghtransform> :

Found 9-bit shift register for signal <delayPipeline\_15895>.

Found 496-bit shift register for signal <delayPipeline\_15384>.

Found 17-bit shift register for signal <delayPipeline\_15367>.

Found 494-bit shift register for signal <delayPipeline\_14873>.

Found 19-bit shift register for signal <delayPipeline\_14854>.

Found 492-bit shift register for signal <delayPipeline\_14362>.

Found 21-bit shift register for signal <delayPipeline\_14341>.

Found 490-bit shift register for signal <delayPipeline\_13851>.

Found 23-bit shift register for signal <delayPipeline\_13828>.

Found 488-bit shift register for signal <delayPipeline\_13340>.

Found 21-bit shift register for signal <delayPipeline\_13317>.

Found 486-bit shift register for signal <delayPipeline\_12829>.

Found 4-bit shift register for signal <delayPipeline\_12825>.

Found 19-bit shift register for signal <delayPipeline\_12806>.

Found 4-bit shift register for signal <delayPipeline\_12802>.

Found 484-bit shift register for signal <delayPipeline\_12318>.

Found 6-bit shift register for signal <delayPipeline\_12312>.

Found 17-bit shift register for signal <delayPipeline\_12295>.

Found 6-bit shift register for signal <delayPipeline\_12289>.

Found 482-bit shift register for signal <delayPipeline\_11807>.

Found 8-bit shift register for signal <delayPipeline\_11799>.

Found 15-bit shift register for signal <delayPipeline\_11784>.

Found 8-bit shift register for signal <delayPipeline\_11776>.

Found 481-bit shift register for signal <delayPipeline\_11295>.

Found 9-bit shift register for signal <delayPipeline\_11286>.

Found 13-bit shift register for signal <delayPipeline\_11273>.

Found 9-bit shift register for signal <delayPipeline\_11264>.

Found 481-bit shift register for signal <delayPipeline\_10783>.

Found 10-bit shift register for signal <delayPipeline\_10773>.

Found 11-bit shift register for signal <delayPipeline\_10762>.

Found 10-bit shift register for signal <delayPipeline\_10752>.

Found 481-bit shift register for signal <delayPipeline\_10271>.

Found 11-bit shift register for signal <delayPipeline\_10260>.

Found 9-bit shift register for signal <delayPipeline\_10251>.

Found 11-bit shift register for signal <delayPipeline\_10240>.

Found 481-bit shift register for signal <delayPipeline\_9759>.

Found 12-bit shift register for signal <delayPipeline\_9747>.

Found 7-bit shift register for signal <delayPipeline\_9740>.

Found 12-bit shift register for signal <delayPipeline\_9728>.

Found 481-bit shift register for signal <delayPipeline\_9247>.

Found 13-bit shift register for signal <delayPipeline\_9234>.

Found 5-bit shift register for signal <delayPipeline\_9229>.

Found 13-bit shift register for signal <delayPipeline\_9216>.

Found 481-bit shift register for signal <delayPipeline\_8735>.

Found 14-bit shift register for signal <delayPipeline\_8721>.

Found 14-bit shift register for signal <delayPipeline\_8704>.

Found 481-bit shift register for signal <delayPipeline\_8223>.

Found 15-bit shift register for signal <delayPipeline\_8208>.

Found 15-bit shift register for signal <delayPipeline\_8192>.

Found 481-bit shift register for signal <delayPipeline\_7711>.

Found 15-bit shift register for signal <delayPipeline\_7696>.

Found 15-bit shift register for signal <delayPipeline\_7680>.

Found 481-bit shift register for signal <delayPipeline\_7199>.

Found 14-bit shift register for signal <delayPipeline\_7185>.

Found 14-bit shift register for signal <delayPipeline\_7168>.

Found 481-bit shift register for signal <delayPipeline\_6687>.

Found 13-bit shift register for signal <delayPipeline\_6674>.

Found 5-bit shift register for signal <delayPipeline\_6669>.

Found 13-bit shift register for signal <delayPipeline\_6656>.

Found 481-bit shift register for signal <delayPipeline\_6175>.

Found 12-bit shift register for signal <delayPipeline\_6163>.

Found 7-bit shift register for signal <delayPipeline\_6156>.

Found 12-bit shift register for signal <delayPipeline\_6144>.

Found 481-bit shift register for signal <delayPipeline\_5663>.

Found 11-bit shift register for signal <delayPipeline\_5652>.

Found 9-bit shift register for signal <delayPipeline\_5643>.

Found 11-bit shift register for signal <delayPipeline\_5632>.

Found 481-bit shift register for signal <delayPipeline\_5151>.

Found 10-bit shift register for signal <delayPipeline\_5141>.

Found 11-bit shift register for signal <delayPipeline\_5130>.

Found 10-bit shift register for signal <delayPipeline\_5120>.

Found 481-bit shift register for signal <delayPipeline\_4639>.

Found 9-bit shift register for signal <delayPipeline\_4630>.

Found 13-bit shift register for signal <delayPipeline\_4617>.

Found 9-bit shift register for signal <delayPipeline\_4608>.

Found 481-bit shift register for signal <delayPipeline\_4127>.

Found 8-bit shift register for signal <delayPipeline\_4119>.

Found 15-bit shift register for signal <delayPipeline\_4104>.

Found 8-bit shift register for signal <delayPipeline\_4096>.

Found 482-bit shift register for signal <delayPipeline\_3614>.

Found 6-bit shift register for signal <delayPipeline\_3608>.

Found 17-bit shift register for signal <delayPipeline\_3591>.

Found 6-bit shift register for signal <delayPipeline\_3585>.

Found 484-bit shift register for signal <delayPipeline\_3101>.

Found 4-bit shift register for signal <delayPipeline\_3097>.

Found 19-bit shift register for signal <delayPipeline\_3078>.

Found 4-bit shift register for signal <delayPipeline\_3074>.

Found 486-bit shift register for signal <delayPipeline\_2588>.

Found 21-bit shift register for signal <delayPipeline\_2565>.

Found 488-bit shift register for signal <delayPipeline\_2075>.

Found 23-bit shift register for signal <delayPipeline\_2052>.

Found 490-bit shift register for signal <delayPipeline\_1562>.

Found 21-bit shift register for signal <delayPipeline\_1541>.

Found 492-bit shift register for signal <delayPipeline\_1049>.

Found 19-bit shift register for signal <delayPipeline\_1030>.

Found 494-bit shift register for signal <delayPipeline\_536>.

Found 17-bit shift register for signal <delayPipeline\_519>.

Found 496-bit shift register for signal <delayPipeline\_23>.

Unit <Houghtransform> processed.

=========================================================================

Final Register Report

Macro Statistics

# Registers : 54

Flip-Flops : 54

# Shift Registers : 98

10-bit shift register : 4

11-bit shift register : 6

12-bit shift register : 4

13-bit shift register : 6

14-bit shift register : 4

15-bit shift register : 6

17-bit shift register : 4

19-bit shift register : 4

21-bit shift register : 4

23-bit shift register : 2

4-bit shift register : 4

481-bit shift register : 15

482-bit shift register : 2

484-bit shift register : 2

486-bit shift register : 2

488-bit shift register : 2

490-bit shift register : 2

492-bit shift register : 2

494-bit shift register : 2

496-bit shift register : 2

5-bit shift register : 2

6-bit shift register : 4

7-bit shift register : 2

8-bit shift register : 4

9-bit shift register : 7

=========================================================================

=========================================================================

\* Partition Report \*

=========================================================================

Partition Implementation Status

-------------------------------

No Partitions were found in this design.

-------------------------------

=========================================================================

\* Final Report \*

=========================================================================

Clock Information:

------------------

-----------------------------------+------------------------+-------+

Clock Signal | Clock buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

clk | BUFGP | 1291 |

-----------------------------------+------------------------+-------+

Asynchronous Control Signals Information:

----------------------------------------

-----------------------------------+------------------------+-------+

Control Signal | Buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

reset | BUFGP | 647 |

-----------------------------------+------------------------+-------+

Timing Summary:

---------------

Speed Grade: -3

Minimum period: 12.530ns (Maximum Frequency: **79.812MHz**)

Minimum input arrival time before clock: 1.338ns

Maximum output required time after clock: 2.775ns

Maximum combinational path delay: No path found

=========================================================================

Process "Synthesize - XST" completed successfully

# 512x512, 29x11 Acht

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAABMEAAACdCAIAAAAytfjFAAAAAXNSR0IArs4c6QAAMR1JREFUeF7tnU1oK1mWoEOzmlXv6g1JU0V3Ir0Co04KOldyJ+kmmQL59cKVC0FCDa6qBmlVWJCYgsKJF/lISEyCRa1kqMl5TEIxWlR5YwtqeJAmx1oMuSiqhBZPIrupZGbo15th6L3n3J/4U0QownJYCoW+4JFph+/POd+9N26ce869Ubm7u3O4IAABCEAAAhCAAAQgAAEIQAACGQj8uwxpSAIBCEAAAhCAAAQgAAEIQAACEFAEKl9++SUkIAABCEAAAhCAAAQgAAEIQAACiwm8++671obEjKSvQAACEIAABCAAAQhAAAIQgMBiAqenp74N+cY/qF+4IAABCEAAAhCAAAQgAAEIbASB7//bjTjDMGRW01iGtrEh2Q+5GubUAgEIQAACEIAABCAAAQhAoAwEsCHL0IroAAEIQAACEIAABCAAAQhAYDUEsCFXw5laIAABCEAAAhCAAAQgAAEIlIEANmQZWhEdIAABCEAAAhCAAAQgAAEIrIYANuRqOFMLBCAAgTgCt53O25XOJ0Po3IvA+JOKcPv0N7N75VpXYiPtF7dL1Z9LDzGF/Kz3eikRyAQBCEAAAmUj8K3z6dtOR/+LmZ5u7Z/kry+/jVcdG7JsXQJ9IAABx7wxe//u/+r8+je7S5oo4Tf+gPEw/ELJ0xnr5omWf/8aUwq8XzcIEyu6bXbb+dVvnTc/nP7ig2pmNXPF5YRKyyzD+hLu9j/+sOH8sfv5hljd6yNFzRCAAAS2iMCbHzr9r50f70ZU3lX3P/5wEQpsyC3qKKgKge0i8P51/+u7/u/O3/xj9yPXeMtI4MkHt5L3PiZKxoJtsmj5D6zxQdnFgDy6cAwu/e/xFL8fpvjUs5e/vnCc9rN7GJDzBT0IVx46rL6MJx+8aL3lfPPZmVnF4IIABCAAAQg8hAA25EPokRcCECg8ge8e/VQ8MM7FlfHABB1uyj85e/mzQJyhF/IXdCfOZ4kWkg5h/Mn+VyrVxa+MNzIaoOjeMa5L/5+EuX7b+zRwxzgJFxRoXJrmn/UoWr12bTlhx+zrPyuz4s2/roXUCEjoe1ONJD9zy/EU8eIkMyaYE8/m6r1WlX7whWqRXRs84/3JE+7bq6//6DjvH9S9O9EGUnx8hgIhEddSAs+XFtOvlHCeDOI1DV8JvS6uof2MsS2SVnXAnV79m/8oA2H8LwlRSemdmBQQgAAEIAABlwA2JH0BAhAoOYEn31Pmxjf/NFXG2NGFxEAqb1uvrUP7nPf+sS1//epG7Ugc34iDy3nnH4+eBO0T8dG9df6xctBNWxI7GVNI+q68+i+v31Fltn+uyun79k+Eff2Xxhk4Fa+R4zRa/6npfPfoF9ZDqG5+89mh2FeJBd52PvpsZJyKP39fEtcC+xxaP9U3RfHfB/bmWT6f1UJm54JO8cf6s6/vVGykmMQ3B6aiUJkLEsTp4lY1+FxQO3/xA9Uio8F/VS3y+n8MvplrkT9P1J13mzZXXHOIFW2CXT23agr/ewo8X1psl9ABt15DhHFW43vdIjgJ7ZFNfZNZN/To//y55OMd9SAAAQhAYAUEsCFXAJkqIACBQhAwBomYVcpYUuaKNix3D5R199vLsTP7F2UMtn8Q2BgQtiqr7/3yyIktJG/9xp/UBn903undvvddVbTrWlQ3F19WYG1i1d/1zWOVq/rUt42Dpez2+18bE1ddis/iM37e2vHKmfdemiIWJkjURRtyysAOtMif/vtorkXm1I9vU0+RjOfuLCewK0qsDMGGiGmyhF6XvaFNmUuo/7/+nL7kkXd3pjwIQAACECg2gQyH6MwpgA1Z7BZFOghA4MEE5mI1PfeUclL9Umyt5g+1S+0Pv1FBkm9+eLzASejJEinkwVIGCjBuNHFhmW3u8qu4Fk2NyuP3KFfzx8bVKdtHpfzZq0c6wHORLr4h57bIJ2diM2dpkbnmUNsdxc/sWZIPOPY2O/x7domYXpe9rrkucC/1//J72Q8iepSuRqEQgAAEIFA4AvoQHfPPLF6nXtiQqYhIAAEIbDKBb3ufS2znW+c//aDqBm3OHyvy5O9aYjh99Vn3G6fx9t+F3rCtK+/X5qMIs5ef9BwTGZt0NonvX5JUwz+ojXAhx2Y6Slfgj5V9q67X/yS+OHMZT+miK+h7THGFxRajI0V9j2XexmRGXWyL/FZ8xfMt4nxvRxrLc6YltamjnKuuSZwOPTFFFoFjZXjy17Iw4csZrSDa67LUNWfe30t9vZjSeON7D8BBVghAAAIQgIAmgA1JR4AABEpK4Lf7Kmb1R91vZDfjf9ZbHMWuUH42c7BN4MiZ7x49M/6990/ml98ki945+ZFKXxuICZdUiKUoDj2JCzVVyDk6jdbvzO5H63eyZ+okIv/fL0/FlFXbC3WN6pt+T/ReSh2Ce/i1nzGhQPMVB6272RMYc2Z3uPbQKT5mv6iYr7vHakOmFiNyJMzyHcbsJIzoEilwQYt899nbwfNF45rDP1XItH7A25zGf16SBIHD8ONkcM9BVYHT8QAjOqbAiW2RrOqLXjMVGPxW62+yLTAv38bkhAAEIACBLSBQ+VJfb/zD6RYoi4oQgAAEILARBOTkUrMj9C7GBtYfI7nn9yE3QutHFNILlC32h1sekQBFQwACpSTw/X+7wZBZpmW/dT79keN86Pzig8Tcr3/jfPSZ0/qdH91qaJ+eKrMRP+Qy2MkDAQhAAAKPSMB8wOOt8x9GP3wste72zZGz9ssljyhHWYo2p/XqiO6yqIQeEIAABCCwPIHOjxx9yqDTeTvxnxiQcg3E1Iy78EMuT5+cEIAABCAAAQhAAAIQgMC6COCHXCV5/JCrpE1dEIAABCAAAQhAAAIQgAAEykOAWNbytCWaQAACEIAABCAAAQhAAAIQeGwC2JCPTZjyIQABCEAAAhCAAAQgAAEIlIeA3Q+5t7dXHp3QBAIQgAAEIAABCEAAAhDYAgJyUiiGzMra2TuX1dqQK6uYiiAAAQhAAAIQgAAEIAABCEBgEwmYb3tYG/L09I1N1AGZIQCBlRG4ufm+XnziWbEy5FRULAIMgWK1B9KsnABDYOXIqRACxSLgPgT4PmSx2gVpIAABCEAAAhCAAAQgAAEIFJ0AZ+oUvYWQDwIQgAAEIAABCEAAAhCAQHEIYEMWpy2QBAIQgAAEIAABCEAAAhCAQNEJYEMWvYWQDwIQgAAEIAABCEAAAhCAQHEIFN6GHH5RqXQqnXFxkCEJBCCQL4FhpyPDvDPMt1RKg8DmEFg8081e7so8uPtyFlSIyXFzmhdJLQE6LV0BAiUiELEhHzDCZ71P5UVwt/d6EZ9w+YF3x7FYipXKF+Y1MlpUpsJDFacUWKJGRBUIrINA4lhehzDUCYF1ETADYalFkPvPa+tSknohEEeANzr6BQS2mECefsjq0S/u7vq3R08ezjNa1AMLf2D2h2tECRCAAAQgUD4Cw8uvjFIXz8N+wgyqMjFlgESSjSfAG93GNyEKQCCOQCYb0qyVmn+em9G4EL1/Kg4tuCLlLs2qBHMROLGLWZ1fXaj7X+0bb2TUHerematXhbmaOJ+whMPkAmPUMYXvfmrLySAw3QkCEEgiEByk9okR90Dwku3rwc8Fgc0jMHv5XHpv4512w3FGX1+pYNPXvd2AW9JOLi9ncfNUaNI0yscmM38aDWpmmovOUPeccDePMxJvFIEFL2BWD97oNqpBERYCsQQy2JDDL2rdb5z2z8XHeN12Rt2PjLmoXvvcm/NFy9Nh/yun0Zre9e/uPj6vp8Nv9n/eVqneuVZZftxMztHsSwJdrMzZzpvnx3Wn+t6tumNvjrqf92ZOYoGx6tjq3n6hdZSp+oytWemNRgoIxBCQNRp5ODTOP9ZDUgcmyGvx/lf2zvU7Mr4OJeJ98TMEtBDYBAKzq69HYkK2fnjcetNxvhlcyVaOJ0cn74jsF5dqG7/xUrZP3qvGzVMxKi5IpqfU6fmbdgR5mWPH1ybQQ8ayEuCNrqwti14QCBJItyHtFHigDMHmgZ0agzejQP1ZU/3tyVH/vWre1Iedj7ojp339iyNdtOtaVDcXX7Hq2Cz1/5C7nHnrTXkQ2AwCstjkhS2Y92xzR60uyc+T14ufIZuhJFJuO4HXV4NvZCmz9exJ9dnbyhM5+JPyRDZ/oJZEL/4wdF6/UobkOwd6WTTjPLU4WfXpX5oR5JuQceNr21sG/TeKAG90G9VcCAsBSyDdhiwgKuPoEC9o352YxVNqvBzKi8gFAQisj4Da+iLORn0pu9E9VNnzTCr/ZD9DcML6VKBmCGQiMPy9XrX8plvrVGoD9aONYakfi7fQ+eqy9ye52zj/ocxUMm1lmacyJouKx/jK1GQkKh4B3uiK1yZIBIFMBNJtSM/3KOV5roPajkyQzvhV/BGsNos9YOB1rxM4acBfoFUFXKp9UHaNNpO8kmj28lBiayWqx30NnU5kJdhcZtF30RWrTtaqSQcBCHgEFozl5o+VoThtqXhzx7Gek+7vgxHii58hYIZA8QmYCdEz3lSUqRvCatySF10xIZWXUu5nnKdSk0Ud+LHjq/j0kLAMBHijK0MrogMEliSQYENe/MoeUSN795s/VlOjvmO2OYn3r3r0U9mOaILTYs7DkDdIvetJHwDwUTdk19X7d7L10ZydI+fovHk+Nbsf7cKtPVMnUZ3/2zu0y73e6QI1vZdSC/P5wM+YUGCcOkvCIxsEtppA/Fj2z6wSz4xZ65EHgrInzai3R3OlPEO2GizKbwQBswZqTUS1VqLtRh3CKr+8d2KCYtrPzIYLs0MsMk/Na7oomZ5SgzE4NnPc+NoIggi5+QR4o9v8NkQDCCxLoPKlvk5P31i2BDmDTnYhylk4iw7CWbZw8kEAAkUhcHPz/Yc9K4qiCHJAYDkCDIHluJGrNAQYAqVpShSBwHIE3IfAqWRPj2VNqGPcsS4FMSA9X+Jy8pALAhCAAAQgAAEIQAACEIAABDaDwNI2pAQwmM9pyD97OOpmaIyUEIAABCAAAQhAAAIQgAAEILAsgaVtyGUrJB8EIAABCEAAAhCAAAQgAAEIbCwBbMiNbToEhwAEIAABCEAAAhCAAAQgsHIC2JArR06FEIAABCAAAQhAAAIQgAAENpaAPZd1b29vY1VAcAhAYEUE5FxWnhUrYk01hSTAEChksyDU6ggwBFbHmpogUEgC+oh+dS6rtSELKSRCQQACEIAABCAAAQhAAAIQgEBRCIRsSPMLFwQgAIEkAjc3N97iE5QgsIUEGAJb2OioHCTAEKA/QGDLCQQfAuyH3PLOgPoQgAAEIAABCEAAAhCAAATuQQAb8h6wSAoBCEAAAhCAAAQgAAEIQGDLCWBDbnkHQH0IQAACEIAABCAAAQhAAAL3IIANeQ9YJIUABCAAAQhAAAIQgAAEILDlBHK1IWe93d3eLEeiw05FX51hQqG515ij8BQFAQhAAAIQgAAEIAABCECgdATCNqSYZJWKbwau2UIbdvbH59M7ufpNF7yW0FzLyxkoJFhMeuMmAVkzqHTBSQEBCEAAAoqAuzTpziDu75HVSvWHfFdFaQAIPCoB/91mruMOO/4Nr8O7i/Mxr1WRNI8qNoVDAAKrJhAd47FPhkQXnpE34odstOuDw1ydicuCmb0aO/Wn1WD2Yac2aGmr8u7uuj6Z2r9Vj25vj0IJU+tsGOP07m7aGtRSGPmFLVFRqiQkgAAEIACB1RCQWXLfudbPfjtpDC/t73fT8/Fzb+6ThM+ddmM1UlELBHIgMOsdui9I1/Wu+x6nLcT9C1u+/OYOgGtn3xiW00ndDAl5rdLZZP3eDAoZEvuZ349y0IAiIACBlRCIGePDy4u2GvbX7QszEQ7PuvVr34UXK1c0lnXn+KTePQsEjwadbOZn9d9ORzsEO0O7hOU+ZyZn1lHornrNLYzpEnoqRjX8ZPKTmftiLnZHzsV+yOEo9z2rstn3VPMl9FeUVSmJa3IBFNWnde+3aPqgx9IqrtCGE8qDuzsadWtmzXqhvlkkWkn/oRIIQAACW0dgeCmxLeFJ0Z9JppORnV/kQf18Z3p7vLN1gFC4HARqO97yhyx9iy3o/iqdvH1gAruaB+2RXon3h4DJpt4lTZrqs1Zj/CrPDUrlwIsWENhsAhnG+Kz3fHx+7AWBJugbtx+y2Zf1qZS1p9F454U2V/cPHfODsVvNfbV85dj1rNrkxPP4mYWxUXdyEApQNRajWQlz172afXnqGW+h72OUZ562KuOFCyywqfBXKTNSdZSCkGzs1KzVOpfelyrwCFYW5KEV1jhDq0cvrKi3R9OYSj195zNudh9EeghAAAIbRUAe93q1b36bvVncuzzQ2ybkF5nV7hvaslEcELaUBMRaPJmY7i0RWy+SgrM8o1AsxrCBOLsaOK1nwZguWWQ3diYXBCBQSgLeGG8eS9iBPDz2L9onR1XlhJT/pakcf6aOKsoP6okro6EfNPII8n4wqcyvZvlKHj0qHlVbfeqhJs46/TBqRExbSebeVBkvLpPO0Gn2tT16cBlz0o56/AVKjq3aU8V7kVCrzRpTNH1AqhAC5boUpZQhG3CG6iSL9V2QMa2d+DsEIAABCDyYgA7WmY/SU64aPa+oaJOrgQkrMXNWt8aWyAdDp4DVEHDj02QBfhSKJvOrl9V52b/jvZMFtwvpvUKJludqNKAWCEBgXQTMPKg9fNYJmb4vOuFcVnGttQZnV3lo4u08NJLlUaSYbtr1mWhq2koWVG3+pJ60gTW2ufQS9BEvrbFkYw1ZZSHbnZYx+i7MmAsZCoEABCAAgVQCMVF6JrbPm0f1BCHPczySqTBJUAQCfuyZ9OHQ5t6QdF4HV93bBGHJpfb/ugvqgeRqJd1LUwQlkQECEMiVQMwY1zurZTkpsEMyydxK/LZH9ejE6cqORH25hpZaoc0mvEopEfXKSZqwHBYsJ5DMZoytRWKMvCjWqNryTuAE6spStTxMJWzXhMZG06s3isFVdCvArNdRMbliEMoz2A0FMYgWVxqbMRtPUkEAAhCAwMMIqN0QNsJGzTTKCWOfyvo12tvY8LBayA2BdRAIvn643TtZDrW1xgauqlDuoAGphol5ZUwvZh2KUicEIPAwAgvHeMYwVi3Bgu9DyrbItkqitvvpINlK5XBSTzmnzo0RVeenKqej2tZoM8+fjhMk4CdT+yKTvJViJXplxQRdBARVWyazVW1TSbhSNL0QqNvNM+qAH/eqPnXcuzbyQwxuvVFzt1dbpG8048N6AbkhAAEIQCA7AT+Sz52i/KeyOrAVn2N2lqQsGoHAO4zbvZUdKBaiico2R0nY8DSVwu7jUb4Bf5+wfhlSi+s6mjv1XMaiQUAeCEAgnUDyGA+cpeMeQSOfWUw6XKfypb5OT0/T69zmFPLYtQcubDMFdN9qAjc3NzwrtroHbL3yDIGt7wLbDoAhsO09AP23nkDwIbDAD7n1nPyPUctBRU7aV1LABQEIQAACEIAABCAAAQhAoPwEsCEXtbE9BjbH04DK36PQEAIQgAAEIAABCEAAAhAoMwFsyDK3LrpBAAIQgAAEIAABCEAAAhDIlwA2ZL48KQ0CEIAABCAAAQhAAAIQgECZCWBDlrl10Q0CEIAABCAAAQhAAAIQgEC+BOy5rHt7e/mWS2kQgED5CMi5rDwrytesaJSdAEMgOytSlpIAQ6CUzYpSEMhOwDui39qQ2XOSEgIQgAAEIAABCEAAAhCAAAS2kID5JCTfh9zCpkdlCCxDgC+DLUONPCUiwBAoUWOiyjIEGALLUCMPBEpEgO9DlqgxUQUCEIAABCAAAQhAAAIQgMAKCXCmzgphUxUEIAABCEAAAhCAAAQgAIENJ4ANueENiPgQgAAEIAABCEAAAhCAAARWSAAbcoWwqQoCEIAABCAAAQhAAAIQgMCGE8jVhpz1dnd7sxyJDDsVfXWGCYXmXmOOwlMUBCAAAQhAAAIQgAAEIACB0hEI25BiklUqvhm4Zgtt2Nkfn0/v5Oo3XfBaQnMtL+ecXjG/npx41USrK10nQCEIQAAC20AgMIF4y5PuUmV4VhEa6g/5ropuA2J0XCMBv3/Pddxhx7/hdXh3cT7mtSqSZo1KUTUEIJA/gegYj30yJLrwjEQRP2SjXR8c5upMXFb12auxU39aDWYfdmqDlrYq7+6u65Op/Vv16Pb2KJRw2TrdfN/5ya2uZHreaBgz9i7nGh4qIfkhAAEIQOB+BGSuMPOHmkLaTmOnpvO3r+09/zEv0+lzp924X/GkhsAaCcx6h+4L0nW9677HaQtx/8LKJb/tO6a7Xzv7xrCcTup2ANhssn5v0kzPx/sp75Br1JeqIQCBJQnEjPHh5YWeCa/bF8/1g2F41q1f+y682Jqisaw7xyf17lkgeDTopjM/q/92OtpT1xnaJSz3OTM5sx48d9VrbmFMl9BTMarhJ5OfzNwXc7E7ci72Qw5Hue9Zlc2+p5ovob+irEpJXJNbBnquhS0jAHkgAAEIQCAfArPe84v2ScLaozztn+9Mb4938qmLUiCwYgK1HW/5Q62byGq4FWA6GbUPTGBX86A90ivx/suUyabeJU2a6rNWY/wqzw1KK+ZAdRCAQAyBDGNcpsjx+bEXBJqAMW4/ZLMv61Mpa0+j8c4Lba7uHzrmB2O3mvtq+crRy2BiCk5OzBLvtGUdnKPu5CAUoGosRrMS5q57NfueD9BfGpZnnrYq44ULLLCp8Ne4qpfuTLLAZwUMOkCXLo6MEIAABCCwNgKywur486OeVtzAVZlIZFYj8GRtbUPFSxIQa/FkUtNdWSK2XiQFZ3lGoViMYQNxdjVwWs+CMV3Vp3VjZ3JBAAKlJOCN8eaxhB3Iw2Nfr64qJ2TSImuAQ/yZOqooYxMmXQ39oJFHkPeDSWl+NctX8uhR8ah2eq6IX9E8jBoR01aSuTdVxovLpDN0mn1tjh5cxpy0ox5/gZJjq166BwhlpYgyXgMO0KWLIyMEIAABCKyJQMgJaWcVtT9CLXzKRDIadfWbuJqzujW2RK6plaj2vgTc+DRZgB+Fosn8gmR1vjUwdqbq38HtQnqvUKLleV9ZSA8BCGwWAW+rR79pnZDp+6ITzmWtHr1oDc6u8tDf3U+ojb+UyNqs9alJX1yfiaamLSfPqs17RqzxmlVq0kEAAhCAwNoJhJ2QnjgmkC+wZdLEwuCRXHuDIUAWAn7smfRhiehK8AN4HVx1b7shWB8gpcK3532Xan3fS5NFCNJAAAIbRSBmjOud1bKcFNghmWRuJX7bo3p04nRlR6K+3GAGtUKbDY5KKRH1ykmasBwWLCeQzGaMrUVijLwo1qja4sF0AnVlrFq9M4iQgyvX66oEmDvKR9LMeh3llxVLUp677A/I1glIBQEIQKBoBOZ2Qg47dlaJf/QXTXrkgUACgeA7T3pnVvtzbOCqOuwhaECqTUPmlTG9GFoDAhDYPAILx3jGMFat9YLvQ8q2yLZKIj5JEyRbqRxO6inn1NkYIBWNP1VOR7Wt0WaePx0nSN1PpvZFJnkrxUr0yooJuggIqrZMLqzalVPvrQxGd3iShztF9aljopsW7jPYvI6ExBCAAAS2iIB+dQ5up6jt2Fll0dyzRYBQdWMJBN553DcwZQeKhWiiss1REjY8TaUwbkftG/BfiSR2W5+JYaJdU89l3FhaCA6BLSaQPMYDZ+m4R9DIZxaTDtepfKmv09PTLYaJ6hCAQDqBm5sbnhXpmEhRXgIMgfK2LZplIsAQyISJRBAoL4HgQ2CBH7K8ANAMAhCAAAQgAAEIQAACEIAABJYigA25FDYyQQACEIAABCAAAQhAAAIQ2EoC2JBb2ewoDQEIQAACEIAABCAAAQhAYCkC2JBLYSMTBCAAAQhAAAIQgAAEIACBrSSADbmVzY7SEIAABCAAAQhAAAIQgAAEliJgz2Xd29tbKjuZIACBLSIg57LyrNii9kbVCAGGAJ1iywkwBLa8A6A+BLwj+q0NCREIQAACEIAABCAAAQhAAAIQgMACAuaTkHwfkk4CAQhkIsCXwTJhIlF5CTAEytu2aJaJAEMgEyYSQaC8BPg+ZHnbFs0gAAEIQAACEIAABCAAAQg8JgHO1HlMupQNAQhAAAIQgAAEIAABCECgXASwIcvVnmgDAQhAAAIQgAAEIAABCEDgMQlgQz4mXcqGAAQgAAEIQAACEIAABCBQLgK52pCz3u5ub5YjoGGnoq/OMFBo7E35u6k9dxnm1Hns8nOkR1EQgAAEIAABCEAAAhCAAATyJhC2IcVAqlR8M3DN9tKwsz8+n97J1W96esfezJtK9vLmEMX8enIiTMNXiHDoT52hboLAFTKf0+Vac5OlC0gKCEAAAusmMOzML3cG7gQewvkuiq5ba+rfWgKLunf8S4e7WM8Q2NpOg+JlJuAPe2+Iu2Pec9upNCk2SMQP2WjXB4e5OhOXbYXZq7FTf1oNZ4+9uWwNK8n3nZ/cKjP4bnreaBiL+O72KKCVe1P/RRvL0TvZBa0e3YZKz56TlBCAAATKT0BPnfsXAUXn70wn9Wv9PL67rneLMRuWv1nQ8LEIpHZveWsw3V31+LbT2Kk58jK575hBwAvFYzUM5UJgbQRmvcNByxgk3iw3vLxoq0F/3b54ro3A4Vm3fh1w4cVJG41l3Tk+qXfPAsGjQdeWHy/a6Wh/mec4c23VyZn1o7mm7Zyxq0voqRjVsHXrJzP3h51ad+Rc7EtCfx0scPNv3/9b736M8y1oPsvjMLCUFlVHh8Fa159JGDXQvTtKqjVdSnKL3cM3v2IeCOj1IMcsN6xJA6qFAAQgsF4C6o1ZVvQCQszfafbdabO2E0y3XrmpHQJLEbhH9571nl+0T46qw0sJAUt5d1xKFjJBAAIFI5A0y8nTYHx+7AeBxosdtx+y2b929lP8l6Pxzgttru4fOuYHY7ea+8rr5ugFXLH6JidmgWvasg7OUXdy4PrcrFTKODRLv9Pzsa672fccd/46WODmf3v33y9qiOrRSfvi0lijYlvLUzE5tRjktnIxyCfTGJl98eZePnLoC6NuzQ9d1dSjd7xqXLyavErsryDKWkLQ8vcgz2uXg8gUAQEIQKD8BGZXA6f1bMHcUX4EaFheApHuLW4HR700yjuT/xZyz+005cWFZhAoDwExHU4mxvaoDVovtIXUPBbzS27sm4UkcUIutJwMjPgzdVRRxiZMuhp6ZhX71fvBpDS/im3zrNUYTaYq9FT7EpWg3ZHcUWkipq0kc2+qjNb4e1hzNQ+MEalMyIOFpnT1aV0JaSzXfjMqc0C8h8lkc3uOwd3/8q8xkasLYlldvI5o54xfSQt5ZUlwlr5hLw/ynHa5KEAhEIAABEpOQJYO3cm15Jqi3hYSiHRv1wmpWeiYtsCi/hYCQmUIlJiAHC2jo9XFWTdy/U+eT0rsIOOEjOyQjBBJOJe1evSiNTi7ygPgQ3b3Pah+Y0Smm5DKclQPy4NL7wjYR5bZa6jbn3znQSr+c29X3nJMTHM4OitQbES7B1VJZghAAAKlJyBz5/OdKXvBSt/Q26lgTPd2nZBhIGpRP7g4vZ240BoC5SLgx6mKOSLRn3M+Q71bUpyTgR2SJqwzeiV+20OCQZ2uu/fP+A/F6XU1yLgbUKUU9584wTwTd0ETBJLZjFnaK00q7ZiVo10jAb1zGWe9jvK5iq0ldtj4lRORWYk3uNI+vhQCgZQ2ceRUoCyapaeRphWf5F/5jt9Ewea0y/PTK+likgICEIDAhhFQwR0YkBvWaIiblUBs9w45IdX6u32pVC8Wj/QSk1Ve0kEAAjkTCJpm0TGeMYxVy7Tg+5CyLbKtkohP0gTJViqHk3rKEQNuFL1yj6kt2WoHo80cOh1nDoifTO2LzLKXO4tUagnNi/50a4xmrD517J5EE7oUlVlQ1E2SGAKhjQOStzVwNzi6EPJrfa8u8ULLErkY+lau5KaZ1y4/YSgJAhCAwKYRUK/QamOFeqKbvV5zd/R6nP9Y59sGm9bCyBsikKF7q1MT9E5Ie/nvMfm/xNA6EIDA2gkEzJz5MR44S0etJukdksmH61S+1Nfp6enadcpfgJKFI8lUIAcYEV2Vf0ehxEwEbm5uSvusyASARNtOgCGw7T1g6/VnCGx9FwDAthMIPgQW+CE3HlPqgawbryEKQAACEIAABCAAAQhAAAIQWC2BMtuQssExS1TsaoE/oDbZ+4oT8gH8yAoBCEAAAhCAAAQgAAEIPJxAmW3Ih9OhBAhAAAIQgAAEIAABCEAAAhAIEsCGpD9AAAIQgAAEIAABCEAAAhCAQFYC2JBZSZEOAhCAAAQgAAEIQAACEIAABOy5rHt7e7CAAAQgsJiAnMvKs4JOss0EGALb3ProLgQYAnQDCGw5Ae+IfmtDbjkO1IcABCAAAQhAAAIQgAAEIACBxQTMJyFL/X1IugAEIJAfAb4Mlh9LStpIAgyBjWw2hM6PAEMgP5aUBIGNJLAt34fcyMZBaAhAAAIQgAAEIAABCEAAAgUmwJk6BW4cRIMABCAAAQhAAAIQgAAEIFAwAtiQBWsQxIEABCAAAQhAAAIQgAAEIFBgAtiQBW4cRIMABCAAAQhAAAIQgAAEIFAwArnakLPe7m5vlqOGw05FX52hLvTh5WcpIUuaHHWkKAhAAAIQgAAEIAABCEAAAptDIGxDivlUqfhm4JqtqWFnf3w+vZOr31wfUc1kzpK1NzxWfpqAxbs+kakZAhCAAATuQ2DY8Wc+d/HSXb28TzmkhUCxCfivK/NL/qrf23sMgWI3ItJBIB8CCyc+9aywLryk2iJ+yEa7PjjM1Zm4rKKzV2On/rS6bPa88lWPbqfnjYYYs8qSFaS1QUsbtnJd17s1+8hVCfQ1PR8/LwS/vABQDgQgAIESE9Av1fsXroayeOlc22f5fsoEWmIqqFZKArPeofsGI+8vgXc9sRqfO+2GVpohUMq2RykIBAnMTXzO8PKirWa+6/aFMWKGZ936dYoLLxrLunN8Uu+emeBRfQW9keZn9d9OR7vnOkO7qOVOtZMz67Zzl7jmFr10CT0VoxqenOfdfcNOrTtyLvYlYWixbEH5ukC//HAQrHEdqjJdpawzMSKnlyamuwlS5/zFkWvYNvvTc2dwFQrfnU5G2vJNXuyjG0MAAhCAQFEIyDqhrP2Zt2eZN2UiPdCRL9Vnrcb4VZ67M4qiMXJAwHFqO26fV68rz3emt8c7DAF6BgS2hEB44osoPes9H58fpwWBxu2HbPavnbTl19F454U2V/cPHfODsVvNfeWNc/QSl5iCkxProGtZB+eoOzmYC1BVFmM9tPSrzDPt/bu7u/Vsttjy5zJKGlO+J5VfuPuiEJUqmiauF4lrtNF6FnSNVp/WR5OpUrxbM0apxN8KdVnss3KJs1In4IIABCAAgQ0i4D3eN0hmRIXAIgLy3ngyMS8rElKlF8TFgJTXuOB7ll8AQ4DuBIEtIdA8Ph8rt93+RfvkqKqckPK/NN3jz9RRRS0OyDSmlKxjeT+YmlwTS63ginGl4lG1L9H4AI251YiYtso2szdVxovLgBs0rEG0/GhGr3yzzBYo3JYVlSqaJg3c/N/9WFZtKsuTVymuXKPN/jq3c95XD9JDAAIQgAAEIFBKAm6cqizSj3TE2exqMLJr4OolTfbnXP6/UmqOUhCAQMoCk/H49ZvWCZm+LzrhXNbq0YvW4OwqD96ecbXuw3FCyiwnlVqTC4euKuNzpxYs2q7bNftK34NLDtnJoxNRBgQgAIFVE4g+3lctAfVBIFcCfnyaPulB+QpURJu9TPDX7cFfeHUyBHLFT2EQ2AQCete0BCkEdkgmefYSv+1RPTpxuu7uQeM/NAtW2QColLKpRBlUoc2V8bkDyWzGtFqi5SdmDBh+Vv6oVNE08QKIg9bE6JpLRcA64eBWtZtGrMpZr6NSiSUpT2W21KQ1J3+HAAQgUAgCzYO2jYRR80UBjnUrBBWEKAeB4MtPYv9mCJSjsdECAksRyBjGqste8H1I2RbZVknEJ2mCZCuVw0nd24QdL5q7LVAdXqpCONW2Rpt5/nScYAF+MrUvckHsZ3L5yRlFETk/NSh/VKpoGlc8dRKrDvDQgalq7a41sFsfK+r4PruLwN8P6VzLrepTx26QdPccLNWUZIIABCAAgUcloM4/sw959ZTXBwKY7Reph9I9qlwUDoHcCQRefty3tGgdDIHcuVMgBIpGYG7i820e7ywdtZqkd0gmH65T+VJfp6enRVMPeSAAgUIRuLm54VlRqBZBmBUTYAisGDjVFY0AQ6BoLYI8EFgxgeBDYIEfcsVSUR0EIAABCEAAAhCAAAQgAAEIFJ0ANmTRWwj5IAABCEAAAhCAAAQgAAEIFIcANmRx2gJJIAABCEAAAhCAAAQgAAEIFJ0ANmTRWwj5IAABCEAAAhCAAAQgAAEIFIcANmRx2gJJIAABCEAAAhCAAAQgAAEIFJ2APZd1b2+v6JIiHwQgsG4Cci4rz4p1NwL1r5MAQ2Cd9Km7AAQYAgVoBESAwDoJeEf0WxtynbJQNwQgAAEIQAACEIAABCAAAQgUnoD5JCTfhyx8QyEgBIpBgC+DFaMdkGJtBBgCa0NPxcUgwBAoRjsgBQTWRoDvQ64NPRVDAAIQgAAEIAABCEAAAhDYaAKcqbPRzYfwEIAABCAAAQhAAAIQgAAEVkoAG3KluKkMAhCAAAQgAAEIQAACEIDARhPAhtzo5kN4CEAAAhCAAAQgAAEIQAACKyWQqw056+3u9mY5yj/sVPTVGeZYaKSo3MV+TGEpGwIQgAAEIAABCEAAAhCAwBoJhG1IsaYqFd8MXLNxNezsj8+nd3L1mxqRFs+7lGE5J6H5NZzMs0CDt4Om7uxq4Pz9vx7mXrJrAGsj+Nch0XVduycnAXVcidbMfI1dkaohAAEIFIBAYKrId1G0ALohAgSiBAIvK2bBniFAN4FA6Qm4496d5rzngOu2U8+BFBdexA/ZaNcHh7k6E5dth9mrsVN/Wg1nbxij8u5uej5+niyml8y1QAVFbdCyee+mrcmV5y+dTpzW3necXEtW5PedayPq3d218z+f3lqxG25Ftz8JVtoa1B7X27psM5APAhCAwDYRmE7q9tl9Xe8WYzbcJvzoumoCw0v3ZcV9r2IIrLoNqA8CqyUgBqNrpNweaUNreHnRVjPfdfvCWFfDs2792rrwkoSLxrLuHJ/Uu2eB4NGgZ8xz9O12OtqJ1hnaBSvXAJqcWedawLFmXXz6ji6hp2JUwyaTv+5l7g87te7IudhXDrs4W3E6GUUMzOQWEBTO+QvDSa7qUd/7WbDVn/5VIGsOJSvX5vnUR9/spzSDU31aT5DeB8OS+GqHGLVBAALbSMB/Xtd2GtsIAJ23i4Df4d23H4bAdvUAtN06AsNLCfNcaJjMes/H58cmCDT5itsP2exfO/spTrHReOeFNlf3Dx3zg7FbzX3lJnT0Aq6YgpMT6zlsWQfnqDs58ANUtWzKYjRLv7IOputu9qfn1mVnbWSdcNStGYtUwlwXKOcls3buq3Gj9WzOpWmgKMv7QFHKsWQxIe9j4FoxGju1aDvNeocWzN11fTLdun6OwhCAAATWREAtBiZMHGuSiGoh8DgEzGL15YG7c8jWwhB4HNyUCoG1EhDLxzeTrLnXPBbzS1lXF+2To6pyQsr/0qSMP1NHFbUgUlQKNSaZrNJ6P5iaXFOt+qzVGE2mKh5V+xLlEr+i3FFpItafJHNvqowXl4ln6PgRp65FGqthJJbVTeV69bz4X9eEDMSy5lFyrEEYFdVrxOc706Cp7KVU/kkBaKzqNGdmWmPzdwhAAAIQyEZAVjYHLT96JVsmUkFgIwlUj9R2m4PLUNwXQ2Aj2xKhIZCBgI5bDTjuVISm2XMnC0nWCRnZIRkpN+Fc1urRi9bg7CqDGKlJEs251JwLE4hxZSzSLJdKPNA7IDUj8XDaXMp4nXf/Pbxkv7o04QwckSdRl2Zftag82R/9eNo0Wfk7BCAAgS0hIHNn0sLelhBAzS0k0Dxoe+8iDIEt7ACovH0ElONu/Cr0RQ0JgNTrp4EdkkmevcRve1SPTpyu7EjUl/tUUUGa2QirlBIjqqyp0ObK+NyBZDZjai2im1h/YWstOYZUHKsmtjZ8xcZp5FCyri5wRs6wszA0WAxbiR6OPf5o1usoqcWSFENzrplTGZEAAhCAAATuSUBFq2BA3hMayTeWgH3LUPKbtx9zLitDYGNbFMEhkEJAVovsBkQnajhlDGPVVSz4PqRsi2yrJOKTNEGylcrhpJ5yxIAbnKkOQVWhl2pbo82cdDqOqsNPpvZFLojZ9HctOtcq+FMyyomm9tAet9IYeGKm+QlrXbPJJWRC5lqyqi6g976jt1wuuCyA3d4/B3ZmilVZfSrGqAkFJqyKxwIEIACBxyagl0r9vSKcZfbYwCl/vQT8twx1UKN6r2IIrLdFqB0Cj03At53mDafAWTrK0tQ7JJPPn6l8qa/T09PHlriA5UusRmQLeQHFRCQIFILAzc3N1j4rCtEACLFuAgyBdbcA9a+ZAENgzQ1A9RBYN4HgQ2CBH3LdYj56/d6RrI9eExVAAAIQgAAEIAABCEAAAhAoB4FttiFlkyEnnZajG6MFBCAAAQhAAAIQgAAEILAiAttsQ64IMdVAAAIQgAAEIAABCEAAAhAoDQFsyNI0JYpAAAIQgAAEIAABCEAAAhB4dALYkI+OmAogAAEIQAACEIAABCAAAQiUhoA9l3Vvb680KqEIBCDwSATkXFaeFY/ElmI3ggBDYCOaCSEfjwBD4PHYUjIENoKAd0T//wfrf3n6gA64wgAAAABJRU5ErkJggg==)

Started : "Synthesize - XST".

Running xst...

Command Line: xst -intstyle ise -ifn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.xst" -ofn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.syr"

Reading design: Houghtransform.prj

=========================================================================

\* HDL Compilation \*

=========================================================================

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/imagedata.vhd" in Library work.

Package <testimage> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/maskdata.vhd" in Library work.

Package <maskdata> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/referencedata.vhd" in Library work.

Package <referencedata> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd" in Library work.

Architecture behavioral of Entity houghtransform is up to date.

=========================================================================

\* Design Hierarchy Analysis \*

=========================================================================

Analyzing hierarchy for entity <Houghtransform> in library <work> (architecture <behavioral>).

=========================================================================

\* HDL Analysis \*

=========================================================================

Analyzing Entity <Houghtransform> in library <work> (Architecture <behavioral>).

Entity <Houghtransform> analyzed. Unit <Houghtransform> generated.

=========================================================================

\* HDL Synthesis \*

=========================================================================

Performing bidirectional port resolution...

Synthesizing Unit <Houghtransform>.

Related source file is "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd".

WARNING:Xst:1780 - Signal <pixOut\_sig\_next> is never used or assigned. This unconnected signal will be trimmed during the optimization process.

WARNING:Xst:646 - Signal <delayPipeline<0><0>> is assigned but never used. This unconnected signal will be trimmed during the optimization process.

Found 6-bit register for signal <pixOut>.

Found 14346-bit register for signal <delayPipeline<1:14346>>.

Found 6-bit adder for signal <pixOut\_sig>.

Found 6-bit adder for signal <pixOut\_sig$addsub0000> created at line 64.

Found 6-bit adder for signal <sum$add0000> created at line 64.

Found 6-bit adder for signal <sum$add0001> created at line 64.

Found 6-bit adder for signal <sum$add0002> created at line 64.

Found 6-bit adder for signal <sum$add0003> created at line 64.

Found 6-bit adder for signal <sum$add0004> created at line 64.

Found 6-bit adder for signal <sum$add0005> created at line 64.

Found 6-bit adder for signal <sum$addsub0000> created at line 64.

Found 6-bit adder for signal <sum$addsub0001> created at line 64.

Found 6-bit adder for signal <sum$addsub0002> created at line 64.

Found 6-bit adder for signal <sum$addsub0003> created at line 64.

Found 6-bit adder for signal <sum$addsub0004> created at line 64.

Found 6-bit adder for signal <sum$addsub0005> created at line 64.

Found 6-bit adder for signal <sum$addsub0006> created at line 64.

Found 6-bit adder for signal <sum$addsub0007> created at line 64.

Found 6-bit adder for signal <sum$addsub0008> created at line 64.

Found 6-bit adder for signal <sum$addsub0009> created at line 64.

Found 6-bit adder for signal <sum$addsub0010> created at line 64.

Found 6-bit adder for signal <sum$addsub0011> created at line 64.

Found 6-bit adder for signal <sum$addsub0012> created at line 64.

Found 6-bit adder for signal <sum$addsub0013> created at line 64.

Found 6-bit adder for signal <sum$addsub0014> created at line 64.

Found 6-bit adder for signal <sum$addsub0015> created at line 64.

Found 6-bit adder for signal <sum$addsub0016> created at line 64.

Found 6-bit adder for signal <sum$addsub0017> created at line 64.

Found 6-bit adder for signal <sum$addsub0018> created at line 64.

Found 6-bit adder for signal <sum$addsub0019> created at line 64.

Found 6-bit adder for signal <sum$addsub0021> created at line 64.

Found 6-bit adder for signal <sum$addsub0022> created at line 64.

Found 6-bit adder for signal <sum$addsub0023> created at line 64.

Found 6-bit adder for signal <sum$addsub0024> created at line 64.

Found 6-bit adder for signal <sum$addsub0025> created at line 64.

Found 6-bit adder for signal <sum$addsub0026> created at line 64.

Found 6-bit adder for signal <sum$addsub0027> created at line 64.

Found 6-bit adder for signal <sum$addsub0028> created at line 64.

Found 6-bit adder for signal <sum$addsub0029> created at line 64.

Found 6-bit adder for signal <sum$addsub0030> created at line 64.

Found 6-bit adder for signal <sum$addsub0031> created at line 64.

Found 6-bit adder for signal <sum$addsub0032> created at line 64.

Found 6-bit adder for signal <sum$addsub0033> created at line 64.

Found 6-bit adder for signal <sum$addsub0034> created at line 64.

Found 6-bit adder for signal <sum$addsub0035> created at line 64.

Found 6-bit adder for signal <sum$addsub0036> created at line 64.

Found 6-bit adder for signal <sum$addsub0037> created at line 64.

Found 6-bit adder for signal <sum$addsub0038> created at line 64.

Found 6-bit adder for signal <sum$addsub0039> created at line 64.

Found 6-bit adder for signal <sum$addsub0040> created at line 64.

Found 6-bit adder for signal <sum$addsub0041> created at line 64.

Found 6-bit adder for signal <sum$addsub0042> created at line 64.

Found 6-bit adder for signal <sum$addsub0043> created at line 64.

Found 6-bit adder for signal <sum$addsub0044> created at line 64.

Found 6-bit adder for signal <sum$addsub0045> created at line 64.

Found 6-bit adder for signal <sum$addsub0046> created at line 64.

Found 6-bit adder for signal <sum$addsub0047> created at line 64.

Found 6-bit adder for signal <sum$addsub0048> created at line 64.

Found 6-bit adder for signal <sum$addsub0049> created at line 64.

Found 6-bit adder for signal <sum$addsub0050> created at line 64.

Found 6-bit adder for signal <sum$addsub0051> created at line 64.

Found 6-bit adder for signal <sum$addsub0052> created at line 64.

Found 6-bit adder for signal <sum$addsub0053> created at line 64.

INFO:Xst:738 - HDL ADVISOR - 14346 flip-flops were inferred for signal <delayPipeline>. You may be trying to describe a RAM in a way that is incompatible with block and distributed RAM resources available on Xilinx devices, or with a specific template that is not supported. Please review the Xilinx resources documentation and the XST user manual for coding guidelines. Taking advantage of RAM resources will lead to improved device usage and reduced synthesis time.

Summary:

inferred 14352 D-type flip-flop(s).

inferred 62 Adder/Subtractor(s).

Unit <Houghtransform> synthesized.

Found 6-bit adder for signal <sum$addsub0020> created at line 64

=========================================================================

HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 62

6-bit adder : 62

# Registers : 14345

1-bit register : 14344

6-bit register : 1

=========================================================================

=========================================================================

\* Advanced HDL Synthesis \*

=========================================================================

=========================================================================

Advanced HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 61

6-bit adder : 60

6-bit adder carry in : 1

# Registers : 14350

Flip-Flops : 14350

=========================================================================

=========================================================================

\* Low Level Synthesis \*

=========================================================================

Optimizing unit <Houghtransform> ...

Mapping all equations...

Building and optimizing final netlist ...

Found area constraint ratio of 100 (+ 5) on block Houghtransform, actual ratio is 25.

Final Macro Processing ...

Processing Unit <Houghtransform> :

Found 4-bit shift register for signal <delayPipeline\_14343>.

Found 507-bit shift register for signal <delayPipeline\_13832>.

Found 6-bit shift register for signal <delayPipeline\_13826>.

Found 505-bit shift register for signal <delayPipeline\_13321>.

Found 8-bit shift register for signal <delayPipeline\_13313>.

Found 503-bit shift register for signal <delayPipeline\_12810>.

Found 10-bit shift register for signal <delayPipeline\_12800>.

Found 502-bit shift register for signal <delayPipeline\_12298>.

Found 10-bit shift register for signal <delayPipeline\_12288>.

Found 502-bit shift register for signal <delayPipeline\_11786>.

Found 10-bit shift register for signal <delayPipeline\_11776>.

Found 502-bit shift register for signal <delayPipeline\_11274>.

Found 10-bit shift register for signal <delayPipeline\_11264>.

Found 502-bit shift register for signal <delayPipeline\_10762>.

Found 10-bit shift register for signal <delayPipeline\_10752>.

Found 502-bit shift register for signal <delayPipeline\_10250>.

Found 10-bit shift register for signal <delayPipeline\_10240>.

Found 502-bit shift register for signal <delayPipeline\_9738>.

Found 10-bit shift register for signal <delayPipeline\_9728>.

Found 503-bit shift register for signal <delayPipeline\_9225>.

Found 8-bit shift register for signal <delayPipeline\_9217>.

Found 505-bit shift register for signal <delayPipeline\_8712>.

Found 6-bit shift register for signal <delayPipeline\_8706>.

Found 507-bit shift register for signal <delayPipeline\_8199>.

Found 4-bit shift register for signal <delayPipeline\_8195>.

Found 509-bit shift register for signal <delayPipeline\_7686>.

Found 511-bit shift register for signal <delayPipeline\_7173>.

Found 511-bit shift register for signal <delayPipeline\_6662>.

Found 509-bit shift register for signal <delayPipeline\_6151>.

Found 4-bit shift register for signal <delayPipeline\_6147>.

Found 507-bit shift register for signal <delayPipeline\_5640>.

Found 6-bit shift register for signal <delayPipeline\_5634>.

Found 505-bit shift register for signal <delayPipeline\_5129>.

Found 8-bit shift register for signal <delayPipeline\_5121>.

Found 503-bit shift register for signal <delayPipeline\_4618>.

Found 10-bit shift register for signal <delayPipeline\_4608>.

Found 502-bit shift register for signal <delayPipeline\_4106>.

Found 10-bit shift register for signal <delayPipeline\_4096>.

Found 502-bit shift register for signal <delayPipeline\_3594>.

Found 10-bit shift register for signal <delayPipeline\_3584>.

Found 502-bit shift register for signal <delayPipeline\_3082>.

Found 10-bit shift register for signal <delayPipeline\_3072>.

Found 502-bit shift register for signal <delayPipeline\_2570>.

Found 10-bit shift register for signal <delayPipeline\_2560>.

Found 502-bit shift register for signal <delayPipeline\_2058>.

Found 10-bit shift register for signal <delayPipeline\_2048>.

Found 502-bit shift register for signal <delayPipeline\_1546>.

Found 10-bit shift register for signal <delayPipeline\_1536>.

Found 503-bit shift register for signal <delayPipeline\_1033>.

Found 8-bit shift register for signal <delayPipeline\_1025>.

Found 505-bit shift register for signal <delayPipeline\_520>.

Found 6-bit shift register for signal <delayPipeline\_514>.

Found 507-bit shift register for signal <delayPipeline\_7>.

Unit <Houghtransform> processed.

=========================================================================

Final Register Report

Macro Statistics

# Registers : 18

Flip-Flops : 18

# Shift Registers : 53

10-bit shift register : 14

4-bit shift register : 3

502-bit shift register : 12

503-bit shift register : 4

505-bit shift register : 4

507-bit shift register : 4

509-bit shift register : 2

511-bit shift register : 2

6-bit shift register : 4

8-bit shift register : 4

=========================================================================

=========================================================================

\* Partition Report \*

=========================================================================

Partition Implementation Status

-------------------------------

No Partitions were found in this design.

-------------------------------

=========================================================================

\* Final Report \*

=========================================================================

Clock Information:

------------------

-----------------------------------+------------------------+-------+

Clock Signal | Clock buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

clk | BUFGP | 1107 |

-----------------------------------+------------------------+-------+

Asynchronous Control Signals Information:

----------------------------------------

-----------------------------------+------------------------+-------+

Control Signal | Buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

reset | BUFGP | 581 |

-----------------------------------+------------------------+-------+

Timing Summary:

---------------

Speed Grade: -3

Minimum period: 8.381ns (Maximum Frequency: **119.322MHz**)

Minimum input arrival time before clock: 1.338ns

Maximum output required time after clock: 2.775ns

Maximum combinational path delay: No path found

=========================================================================

Process "Synthesize - XST" completed successfully

# 512x512, 64x64 Template

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAABMAAAACgCAIAAABlk4eIAAAAAXNSR0IArs4c6QAAMKFJREFUeF7t3U9oI1me4PHwnvbUt86lGKqZKaRsMJqiYeokT9Feim2Qcw7uOggKCtzdA9KpsaAwBY0LGyopKEyBRZ9k6KlNtqBZHXp8SQtmKbCptQ5LHYYeoUNK1AxdLMvk3Ia5e38vXvx58U8RliMsRegbJIktv3jx3if+/t6f0Nbp6anFggACCCCAAAIIIIAAAggggECywMnJifxxSwLIN/5G/cSCAAIIIIAAAggggAACCJRC4Mf/cXN9fU0g8zg7S2vrAPI/Pc4m2QoCCCCAAAIIIIAAAggggEDZBQggy74HKT8CCCCAAAIIIIAAAggg8EgCBJCPBM1mEEAAAQQQQAABBBBAAIGyCxBAln0PUn4EEEAAAQQQQAABBBBA4JEECCAfCZrNIIAAAmGB2273na3uZyNk7iUw+WxL3D7//fxea60qsS7tV7dLbT+XI0Rn8qv+66WKwEoIIIAAAlUT+N76/B2ra/+LuT3dOn+Sv379fXzVCSCrdkhQHwQ2XUA/Lnv/7v/c/Pr3O8vFJ3qjnr/x6+gr9afuxP5bNP/7bzElw/sdA0GxdQ/Mbru//YP11kezjz+oZa5mrlxWILfMZVhdwp3Bpx81rT/2vixJyL06KbaMAAIIbJDAWx9Zg2+tD3ciVd5Rn3/60SIKAsgNOlCoKgIbJPD+1eDbu8Hfn7/1x94nbuSWsfpPPriVde8Tn2TM2EkWzf+BW3zQ6hI9Hl5Ymsv+V1zF78cUn3r+9e8uLKvz7B7RYzijB3HlUYfHz+PJBy/ab1vffXGmmzBYEEAAAQQQeIgAAeRD9FgXAQTWW+DNw19K34t18VL3vZhdbapncv71r4zhhd5IP3PcYHiVaCbpApPP9r5RqS5+q/sho+MS3U8Cfae6M/P7/udGh6ruHlyQoe7M1P+cvkSnXjtOPsEu2dd/UjHFW39RD1TDKKE/AlOX5FduPl5FvOGRGROEiues1X+tNvrBV2qP7DhjZrw/eYX7/uW3f7Ss9/cb3ifRHaR8/C5oQUjkWqrA4dxijitVOK8M0l8aXBKOurgd7a8Yu0fSNm10pNf+8r/JiTD514TBSOkHMSkQQAABBBBwBQggORYQQKDKAk9+pGKN7/55piKxwwsZ+qj62fode0Sf9d7fduSv39yoWYiTG+nast7928MnZnAivXNvn3+quuZmbRkyGZNJ+ky8xm+u3lV5dn6t8hn4wU8E3usG9P/y5uHHTt/gzO5EOpDgKjHD2+4nX4x1d+Kv35fEdWNuQ/uX9odS8X8w5uM5Pl/UAzHngiPij41n396pIZESD9/s6w0F8lyQIK4u7qaGXwq19YOfqD0yHv4PtUde/+/hd6E98qep+uSnLWetuN0hIbQe4+p1qKb437PA4dxiDwl7nK23I4KctfijbhFOwv7IVn29sr2jx//vT1U+2akbAggggMDjCBBAPo4zW0EAgRUL6GhEYioVKalYxY4qd/ZVaPeHy4k1/1cVCXZ+YkwGCIaUtfd+c2jFZpJ3zfRESol/dMZup2J9KJ1vCxenwHZ81fipHxurlWpP/cDYzGRnMPhWx7dqUT6LX+rz9raXT7jfUmexMEFiXewoTkXXxh75p/81Du2RUO3j96lXkYwv2lmuwG5RYstg7oiYPZZw1GXf0c6BkXw06uM8Op31//4pvb0j78OZ/BBAAAEE1lsgw1tzQhUggFzvPUrpEEDgYQKhIZpex5TqnvqNBFqtn9mdaf/4ezU28q2PjhZ0D3oFiWTysCIG145Gj9KpqLeo+voKWVof6k5OmTIq+c9fFfS6TgmQEuviR3HuHvnsTALmLHsktDvUFEfpYfbCyAe85HZRgYM74p6HRMxRl31boUPgXtX/sx9lf/NQIYcamSKAAAIIrJ2A/dYc/e+9NzOVjgAyExOJEECglALf97+UIZ1vn//yg5o7VjP8HpEnf92WqOmbL3rfWc13/jrweO104v1Of//B/OvP+pYeEFvYy0hC0aNs6/U/Sy+cXnQf6aLF7HVM6QSLzcYeIOr3VeYdSWasi7NH/iC9xOE9Yv1oW3aW142WtE8t1a3qxsMPOHCzFDi2DE/+Qlol/HJGixA96rJsKxTb36v6dktK840fPYCDVRFAAAEEELAFCCA5EBBAoIoCf9hTQ1V/3vtOZjD+nT2tUYIK1cOm32RjvGPmzcNnumfv/eNww5usYs+W/ESlrw8lfkvKxM5ADzr13mHjfeL1czov0UnzNnPQM+7sEYkH3/orOl1Y4Qz1FzbYddfzAGNezx3cuvm+GRnZq7qzpGN250jmW+qKR94Bk1b65L8n1CWywoI98uazd8y3icbtDv81QnrvG/3MGf29AmXCjyuD+9ZTNY40HjBSxxSc2D2StfpSobkaD/x2+y+zNS0vv49ZEwEEEEBgAwS2Tk9P3/ibkw2oKVVEAAEEECiFgLynVE34fLd/FxMA2987cs/vgSxFrQsspDc+dr2/o6VAAbJGAIFKCvz4P26ur68JZO69c7+3Pv+5ZX1kffxB4qqvf2998oXV/nt/UKvWPjlRYSM9kPc2ZwUEEEAAgQIF9Hd1vH3+s+i3G8tWdwb6BbPRN8QUWKRSZ63fzWsP5C51PSg8AggggEAuAt2fW/ZrBWXMVOI/iR5lGUqcGbfQA5nLjiATBBBAAAEEEEAAAQQQeDwBeiAfz9qy6IF8TG22hQACCCCAAAIIIIAAAghURIAhrBXZkVQDAQQQQAABBBBAAAEEEChagACyaGHyRwABBBBAAAEEEEAAAQQqIqDmQO7u7lakNlQDAQQQQAABBBBAAAEENkNA3gtKIPNou9p7C6sKIB9tq2wIAQQQQAABBBBAAAEEEECgjAL6azxUAHly8kYZK0CZEUDg0QRubn5sNztxrXg0cja0XgKcAuu1PyjNowtwCjw6ORtEYL0E3IsA3wO5XvuF0iCAAAIIIIAAAggggAACay3AS3TWevdQOAQQQAABBBBAAAEEEEBgfQQIINdnX1ASBBBAAAEEEEAAAQQQQGCtBQgg13r3UDgEEEAAAQQQQAABBBBAYH0E1juAHH21tdXd6k7Wx4uSIIBAvgKjbldO8+4o31zJDYHyCCy806mb4FY3XBlujuXZvZTUEeCg5VBAoEICgQAy/kaVrbbz/uey+k7/9YLkofyNXycSJm5tfaWfIaNZZck8uN2UDLPViVQIIBAvkHwuI4bABgnoEyEmwMtgcP/7WoZMSYLAYwnwRPdY0mwHgXUUyK0Hsnb48d3d4PbwycNrGc3qgZk/cPWH14gcEEAAAQQQMAW4MXE8bIIAT3SbsJep4wYKpAeQupVU//M6GPWoM++fGn5mDk7QP+t/O1/P01xH3d9eqDTf7Ol+yOg4B/cTc6NOo+/86x2jJLqECzKMqY7OfOdzJ58MBU6rEH9HYHMFzIuDc8WIuyB4yfbsk58FgdIJ6HuQtJzK/24n5Ov+jjEk27m5fD2Pu08Fbpq68rHJ7L8s6uq85w23dM4UuFwCPNGVa39RWgSWE0gLIEdf1XvfWZ1fyz3yqmONe5/oWFE987kfhjcsN7O9b6xme3Y3uLv79LyRXrDW4NcdlerdK7XKh63kNaQY+p+fpPberfPhp+dNKeGX/bmVmGFsdZy83nlh19EaD8+YjpW+00iBQIyANNDIxaF5/qk+T9WQBHkm3vvG+eTqXTm/DqSVZ/E1BFoEyirw5PD4XSn7xaWauj+6/Eb+7xy/V4u7T8VUMTmZd+MLD5eNPb/Kqke5qyDAE10V9iJ1QCBNICWAdO5/+yoKbO0790Xzw2j+/i1T/e3J4eC9Wloh7vt3s91X1nU7FT/pjVNyiq2Os07jv+RezvvWi/QIVENAWpq8AQvzl9/Keak/UU1L8vP09eJrSDUQqMWGCrR+otpDL/5xZL1+paLId/ftNtGM96mMyTzb2PNrQ+WpdjkFeKIr536j1JsukNYDuX4+0WuN9JHq/g3Vf8iCAAKrE1DTXaSb0V5U0Oi+Qtnrk1QdKYMMwxJWVwW2jEAWAa8nMPJD4+j8LZmRcdn/p+FYeuN/JvGjhIVZ7lMZk0WLx/mVZZeRZg0FeKJbw51CkRDIIpASQHq9jpKX12lQ35a7ozV5Ff/CVWeV53rq4+t+N30OZJaC6jSha418Mpt+566um3sXLbHVyb51UiKAQLpA60MVJc7aTTtp7emfyf/j3j+YA8MXX0PSN0EKBNZDIGZWhRzzz96Rg/+iJ/HjW+1n6sVyGe9TGZOZVY89v9bDhlIgkCLAEx2HCALlFYgJIAOT9VsfzqQx9eK38qGe2jRoWbXDX9qzDdWYtJgXYMjjoz3Tqa7ebfNJzwjqvJcNeG9/dmczOk22zkt00jjNEurR9nZhvhz6KyZkGFedtK3xdwQQCAskncv+S6rqw7FMhJbORrkgqGBSvyLLeRdXyjUEbwRKLVB771gPh+k8O7SnRiTcp8KVXJAsctN01407v0qNR+HLIsATXVn2FOVEoAiBrdPT05OTN5bNWt44JzMP5eU3i958s2zmrIcAAusicHPz4+vr6wdcK9alIpQDgeUEOAWWc2OtyghwClRmV1IRBJYTcC8CJ7L6cnMgJ12nM0Gix7fOZ0SPy+0I1kIAAQQQQAABBBBAAAEEyiSwXADZkPdguHM/PtZDdFgQQAABBBBAAAEEEEAAAQSqLbBcAFltE2qHAAIIIIAAAggggAACCCAQI0AAyWGBAAIIIIAAAggggAACCCCQSYAAMhMTiRBAAAEEEEAAAQQQQAABBNRbWHd3d4FAAAEEFgvIW1i5VnCQbLIAp8Am733qLgKcAhwGCGy4gP1CfvUWVhVAbrgF1UcAAQQQQAABBBBAAAEEEFgs4AeQ+icWBBBAIEng5ubGa3ZCCYENFOAU2MCdTpVNAU4BjgcENlzAvAgwB3LDDwaqjwACCCCAAAIIIIAAAghkFSCAzCpFOgQQQAABBBBAAAEEEEBgwwUIIDf8AKD6CCCAAAIIIIAAAggggEBWAQLIrFKkQwABBBBAAAEEEEAAAQQ2XCC/AHLe39npz3PkHHW37KU7Ssg09y3mWHiyQgABBBBAAAEEEEAAAQQqJ2AEkBKPbW35MeCKw7NRd29yPruTZdBy1e0S6mX5chqZmNmk79kkkBVDpRecFAgggMCmCoy6kZZN1TgZ+DBLmk31o95lEfCfbUJHvHl4uw3zXst8zGNVJE1ZBCgnAgjcQyBw49Oxlbe2+XNSlsEeyGanMTzItRvxHlUJJJ2/mliNpzXzs1G3PmzbIeXd3VVjOnP+Vju8vT0MJEzdZlNHpnd3s/awntjBGc5miQ2lloQECCCAAALFCNjPxnsXwczl6fi51WkGmiVT0hRTOnJFIEeBef/AfUC6avTc57jgKSC/7VlX+hnK2tNh5mza0J/IY5W9mjTe6zSz88le5uejHGtCVgggULRA6OYo4aK+CmSJG72yhYawbh8dN3pnxphRs3tN/6z+73btrsDuyGm8ci8y0zOni9BtAAs1idk59NXQ1OBlyU+mP5dYsTe2LvYCXY3yuRdStgZev6RfQq/ZzM49sTXO2C+1pw3vt2h6s6/Sqbi64AYTylW7Nx736rpFe2F9s5So6IOG/BFAAIENEZBGP3kK9mJFqbVchJ9vz26Ptj2BLGk2hItqVkSgvu0d88HDezYdd/b1kK7WfmdsN8P7D1N6tdHlhZOm9qzdnLzKc15SRXypBgKlF4je+Mwq6XgytZKROZCtgbRMpbQ6jSfbL6S5qnOxd2DpH57bTVn6c9VwZTktWfXpsdfXp5vExr3pfmBcqg4XdRuY2+LVGshdX/cT+r2LcsGzQ8r4whlNa2rUq+QZ2XQUQy6Vze26E7KG0vulCjyCqIDRabCzu0Frhy+cot4ezmI26tU3vGLqriEBAggggEBuAnKTkDvW4gErWdLkViAyQiA3AXkgPJ5KS7YsMlbrRdKwLC8ilHAxGB3OXw6t9jNzNJe0sOsgkwUBBCotoPseM8aNnkTMS3RaR+cTHRAmLU37KiPXH+8HnVL/almq4UquO2oYqh3yqSuadNPZV6Lm+ZE3p1GvJcncD9WKF5dJL81pDexgdP8y5tU66tpn5By7aa86doehWlRbtH2djaY3ShVgUJ2WUikVxRrdoG5FFtR3wYqVPi6pHAIIILAGAnKT0INF9P2oV49561uWNGtQFYqAQETAHXoqre/jwDgyP6U0zcu0He+ZzJwlZE8RSgw74UYAgYoL6M4+qaQXRuorxYJqx72FVTrV2sOzl3lgebMNVcH8t+E8KGsVR0qnZ2Kc6WS+YNP6T+oya7SuhdLLWI/4UuowNjaKVeGxM7sypr4LV3yQCCsjgAACCCwWUGN2nEWPcInpi8ySBmcE1k9g3n8+0W3ocgzLWK6ETgDvAFengB5+JYuaF+y2phtVU83oXpr1qzIlQgCBwgSyzIqM/xqP2uGx1ZNZiPbiRlmqbTZbWVVKGUWvxj8kNISZ+RjJnBVjtyJDi7zBq9HrmvRdWsa2smxarqQyWlePiI2mVzMEhi+j/bDzflf1zko0KBdgdwSIJlq80dgVs3mSCgEEEEAAAQQQiBcwHz/Ug1ToHYShldSMGme8qno3gxk9qrlCunk+PRt2BgIIVEvgXqNYk74HUqZCdhSLmuI30cNQD6YN820EMWju0FD1tlTV3aimMjorh1+HY67tJ1NzIZP6KSVE9PKKGWthFFRNk8y2aSeVjGSKpheBhjPUVb3Rx11qTy33U2fAh0Tb9uTMnX59UX2jK1brsKM2CCCAwFoJqGdjPVo1+fuEs6RZq0pRGATiBIxnGPcJTAWBoVPAedWgSuFM31EdA96sHvUuQPs9GHqgd/LzGPsAAQTKLJB648syK3Lr9PT05OSkzA7Fl12uuZf7eY3ALb64bAGB/AVubm6ur6+5VuQvS44lEeAUKMmOophFCXAKFCVLvgiURMC8CCT1QJakKkUW0/9WEPlWpJzmbxZZXvJGAAEEEEAAAQQQQAABBIoVIIBM9HVe+prj63+K3ZXkjgACCCCAAAIIIIAAAggUK0AAWawvuSOAAAIIIIAAAggggAAClREggKzMrqQiCCCAAAIIIIAAAggggECxAgSQxfqSOwIIIIAAAggggAACCCBQGQH1Ftbd3d3K1IeKIIBAQQLyFlauFQXZkm0pBDgFSrGbKGRxApwCxdmSMwKlEPBeyK8CyFKUmEIigAACCCCAAAIIIIAAAgisSkB/oxvfA7kqf7aLQJkE+AawMu0tylqAAKdAAahkWSYBToEy7S3KikABAnwPZAGoZIkAAggggAACCCCAAAIIVF2Al+hUfQ9TPwQQQAABBBBAAAEEEEAgJwECyJwgyQYBBBBAAAEEEEAAAQQQqLoAAWTV9zD1QwABBBBAAAEEEEAAAQRyEsgvgJz3d3b685yKpbIZdbfspTtKyDT3LeZYeLJCAAEEEEAAAQQQQAABBConYASQEo9tbfkx4IrDs1F3b3I+u5Nl0HLV7RLqZflyhuoV8+vxsbeZ6OYqdwRQIQQQQKCKAm4bpN8M6X3iNUsaaey7inGTWdx+WUUw6lRqAf/YDbXlj7r+B5FTIOaxKnqalNqFwiOAQLyAOtXdi4MOd7x05s9JfMEeyGanMTzItRtx2d02fzWxGk9r5uqjbn3YtkPKu7urxnTm/K12eHt7GEi47Dbd9X74i1t7I7PzZlPHsHc5b+GhJWR9BBBAAIGFAqNL60rfL2bnk+f9uTwp7zmfXFl7/iN1x0llX+blfqLXUbeZjtXcrqOMQBkE5v0D9wHpqtFzn+Ps8HDvwqlA3CkwmzacE8BZTRrv9Wkip81e4gCwMpBQRgQQSBaQ6PG51WnaCSRc1He9LHGjl2VoCOv20XGjd2aMGTU76PTP6v9u1+6j646cxiv3IjM9c/ru3JtzqEnMzqGvhqYGL0t+Mv25xIq9sXWxF+hqlM+9kLI18Pol/RL6bckql8TWuGUOqFwzW6YArIMAAgggcA8B/y4xm47l3iH/d/b1eJbWfmfstUEmZDnvP7/oHOfbOHmP0pMUgWUF6tv6oVAW1SAiTeHOb3GngH+a6NVGlxfOaVJ71m5OXuU5L2nZCrEeAgjkKyBBzfPt2e3Rdmy2Op5M3WJkDmRrII2zKa1O48n2C9U8e7F3YOkfpHlXNqU/Vw1Xlt0AJnHg9NhpAm47XZvj3nQ/MC5Vh4u6Dcxt8WoNvN4/v+9P7vl2SBlfOKNpTY16jdt0KkZSAmnacwpodn0unR0rIoAAAgg8goBu+rvcd2ZCeI/D8qzs/WzfVsxpEXa5Rmc96/zImz/xCGVlEwg8QEBCxeNp3T6UZazWi6SWj9hTwN7s/OXQaj8zR3PVnjZS21keUGJWRQCBlQjIfVGCN3Nkpe57zBg3emWOeYlO68ge77OgWk37KiO3YO8HnVj/Ko1e0nAl1x01DNW5N29Jj6K+EjUj92RJ5n6oVry4THppTmtgB6P7l7r3M1BAde0zco7d9NI7Si6jqiJqk0bX59LZsSICCCCAwCMI6BGpcs+QQTHSLtke6idsdUPS41mcu4qaFuEN+1MP03Q/PsLeYRN5CrhDT6X1fRwYR+ZvJPYU0H+2pwglhp15lpO8EEBgpQISL43HPfteqEKzXt0eM6o7+6RgXhipb5YLihr3Ftba4Yv28OxlHhV05xDaBfPfhvOgrNUdXzo9E+NMJ/M8N60fMmIj1wdVhZURQAABBAoWcEesehMc1QiX0OxGY9gf3Y8F7w+yz19Amjwmug1djnI96TduI/GngJoMJcPZwr2WqnGfScD57ytyRGClAsZMfz3YM+4tL1lmRcZ/jUft8NjqySxEe3HHMKigNVulVUoZRa/GPyQ0hJn5GMmcFWO3In2uXq9j9LomfZeWsa2Mm1YXWynk8KV7qVUFCL27R9LM+111MZYwUrCZE5DtICAVAgggsDoB57KtCiDTuswHYTUnwRmsN+o6dxXz0k/34+r2GlteUsB85ol/jjEzNk4BNcrbjB7VXCHdPJ+ezZJlZTUEEFhTgXuNYk36HkiZCtlR9ZPeSHkTl92PeTBteDOz46vu9ImqEfgz1d2opjI6K0enmPhZ+MnUXMikfkoJEb28YsZaGAVV41sXbtotpz0Q1hzU4ZU8WL/aU0v39i6cW7CmhwPFQgABBDZPwL9sb8lbJe0mVuc9a+oG5TS51redu4p/77GfrZn9uHkHTMlrbDzzuE9gKgiU8FCPUtPzfiKngN0x4D8S2UO95T0YenRb8vNYybEoPgIILBbIMity6/T09OTkBEoEEEBggcDNzc319TXXCg6SjRXgFNjYXU/FtQCnAEcCAhsuYF4EknogN5yI6iOAAAIIIIAAAggggAACCIQFCCA5JhBAAAEEEEAAAQQQQAABBDIJEEBmYiIRAggggAACCCCAAAIIIIAAASTHAAIIIIAAAggggAACCCCAQCYBAshMTCRCAAEEEEAAAQQQQAABBBBQb2Hd3d0FAgEEEFgsIG9h5VrBQbLJApwCm7z3qbsIcApwGCCw4QLeC/lVALnhFlQfAQQQQAABBBBAAAEEEEBgsYD+Rje+B5LjBAEE0gX4BrB0I1JUWoBToNK7l8qlC3AKpBuRAoFKC/A9kJXevVQOAQQQQAABBBBAAAEEEChGgJfoFONKrggggAACCCCAAAIIIIBA5QQIICu3S6kQAggggAACCCCAAAIIIFCMAAFkMa7kigACCCCAAAIIIIAAAghUTiC/AHLe39npz3MEGnW37KU7MjKN/VD+rreeexlC1Sk6/xz1yAoBBBBAAAEEEEAAAQQQyFvACCAlOtra8mPAFQdLo+7e5Hx2J8ug5VU69sO8SbLnFyKK+fX4WEyDS0A48KfuyN4FxhKIndPLteJdll5AUiCAAAKrEoi5vhofuVdmt5Ey3Hi5qlKzXQQeKqCOae/Jwz3AQw3+fhr/pMi3T+ChtWB9BBB4gMCo65/Qxm3OvTTo0MPL3/w5aaPBHshmpzE8yLUbcdnKzl9NrMbTWnD12A+X3cKjrPfDX9yqGPhudt5s6nD47vbQqJX7of0XO1KOfpK9oLXD20Du2dckJQIIIFBxAblA2ldatVx1rOZ23ZpNG1fOB42efe8bXVrOJ7PzyfO1uBtWfLdQvWIF5FHxudVp6o3IL3vOAW4+LBhp5v2DYVs/rFw550Sx5SN3BBAoWMBuFNq7CGyl49zo7KBEwkV9I8wSN3rZhIawbh8dN3pnxphRs1PLHyba7do9ZV6XmdtTNj1zetDcODfUlGXn0FdDU4N9a34y/fmoW++NrYs9SWhGzN6Hf/X+X3mfx3S7qezcDciF0WhFi1bHHv3qdPrphNHmN+8TVYAVLarkDrvHF249N8bxesg0Jq5oh7FZBBBYV4F5//lF51hum62BO8Klvq0fsf1PZtNxpBFzXStEuRCIFZAHgOfbs9ujbSd+vJSBXcagLvvTUBo/H/ecwBYBBEotoBpPpR8rcx10PJmaPDIHsjW4svZShk6OJ9svVBPuxd6BpX/QDbX6c9XfZtmNuRIHTo91VDtrO12b4950Pzgu1Q4XdTOwNPna224NvC47v5XM+PB//vQ/L6pZ7fC4c3GpQ9FL/ZyQuEhzm7NxaW6bzmLK7BfvXjsglV4lGPfq/ohVWz36iZeRy2vLq8R+g7q0FJphv4ccrl2mQpEIAQQQqLDA6KxnnR/5cyPUQ/TLodV+5twpdLPb5b45f6LCHFStogJyHMsjmtHTKM9D/hOGfsyLpJHHiuOpfi6pD9svFj09VZSNaiGwCQJ2F53bSaf7HjPGjZ5OzEt0WkdpI3ea9o1WWqe8H3R++lcJbJ61m+PpTI04dYq4JX138olKE7pvywXs1cT9UK3oRH4P23+tfR1BqvhxP/CcEM639rShCqnD1kErWmajeA8rk7O21yW489//LWbA6oIhrC6vJbWzJq8kZPfykq5p+wNn8ZBDtculAmSCAAIIlFfA6370qyCthOazsm6a2780R6+Ut76UfEMFpFFk7MSL6gGsV9+5/HfLHbfmtNZH0/R/19WDXKUVfxxomN5QRqqNQPUEWgN3Moc3Tl1/IFX1wsjQrMioQtxbWGuHL9rDs5d5kD1kRt+Dtq8jyPT4UYWNCk2eFdyRoQWX2es2vP3FDx9UxX/p78hDj56rkNg3HandgzbJyggggEC5BSLdj2r+l4zyi3S1yE1Et3qyIFBGAWPOrx7Sdbv/A68eqrVeWp0jaV5YfzfRrfzyJ6YBl3G/U2YEsgskjlPPMisy/ms8ZAyo1XPn+7n3UNVUla1UKqV0/En3V5YGLCOZs2KWraSVSvWj7smLXIPjlCTn0IrzflcNv5VASy6xk1dWpMyqeMOXdu9eioCR0klc0AwaiYulN/LP/S7fxIKFapfnt6xk2UmkQQABBNZJINT9qAZxBKJH55Kpiqyus/KeHRYEqiKgGtadF0Oph4a4BxTzsS0pTVU4qAcCGyow6joTFSPn+L1GsSZ9D6RMhewoWemNlEDM7sg8mDZSpmC6o+tVx5iap61mLTorB16HE9plfjI1FzI8wTtu/2YplWpg8wZ9uplEV6w9tZx5iHoMU7TMQtHQSWIEAhMKZN320J3U6CLkd3x625IBJtJcLlG+U67kXROuXX6FIScEEECgZAJqUrg5+9FuevMv4vIaNf+Sqd5WyVutS7aDKe5iAf8ZJfEBxXgEyv8hhv2DAAIrEFAtpXocu36FaX3bCc2Sg64ssyK3Tk9PT05OVlChojeZNC6p6O0WlH9kqntB2yFbBGIFbm5urq+vq3mtYJcjkEGAUyADEkmqLMApUOW9S90QyCBgXgSSeiAzZLPeSVJfv7rexad0CCCAAAIIIIAAAggggMDaCVQ2gJRJjVkGw67dDkkqkExoZzhVafYWBUUAAQQQQAABBBBAoJoClQ0gq7m7qBUCCCCAAAIIIIAAAgggsDoBAsjV2bNlBBBAAAEEEEAAAQQQQKBUAgSQpdpdFBYBBBBAAAEEEEAAAQQQWJ2Aegvr7u7u6grAlhFAoBwC8hZWrhXl2FWUshgBToFiXMm1NAKcAqXZVRQUgWIEvBfyqwCymE2QKwIIIIAAAggggAACCCCAQEUE9De6Vfd7ICuym6gGAmshwDeArcVuoBCrE+AUWJ09W14LAU6BtdgNFAKB1QlsxPdAro6XLSOAAAIIIIAAAggggAAC1RTgJTrV3K/UCgEEEEAAAQQQQAABBBDIXYAAMndSMkQAAQQQQAABBBBAAAEEqilAAFnN/UqtEEAAAQQQQAABBBBAAIHcBfILIOf9nZ3+PMcCjrpb9tId2Zk+PP8sOWRJk2MdyQoBBBBAAAEEEEAAAQQQKI+AEUBK7LS15ceAKw6lRt29yfnsTpZBa3WctkkojHU+8Kz8NEa4u7ois2UEEEAAgfsIjLqR1k/VgJlvk+h9CkRaBAoR8B9Xwge3ccC7jfdu630hJSFTBBBYsUDgxqdDG69E5s9JxQz2QDY7jeFBrt2Iy/LMX02sxtPasqvntV7t8HZ23mxKJKvCWLn21odtO6qV5arRqzvXYJXAXmbnk+dr4ZcXAPkggAACFRawn6j3LoI1lCfo51anWeFqU7VNFJj3D9wnGHl+MZ71zANeGu+tK+dxZs8ZALaJWNQZgQoLhG58Ei7qICZL3OixhIawbh8dN3pnesyovZj9kPpn9X+3a3fMdUdOc5Z7kZmeOR12buNWqLnLzqGvhqYGL0vhjr5Rt94bWxd7kjDQTLYgfztDP//g2FcdWas83Uo53YiRcnppYg6c0VnPOn9x6Ea1rcHs3Bq+DIzanU3Hdtib3MxX4QOSqiGAAAIlE5BGQmn4M2NFuXo/357dHm2XrCYUF4HsAvVt75gPHvCjy4vOvj3sq/as3Zy8ynNeUvbikRIBBIoUiN74zK3peDJ1+5E5kK3BlZXW6jSebL+QHrjOxd6BpX/Q3W76c9UPZ9mNWxIHTo+drrm207U57k33Q+NSVbjYCLR4qdjM7ve7u7v1ArbY/EMrShqdv1cqP3P3KSFaqmiaODfpFG22n5mdorWnjfF0pireq+uIVIbdHrUkfDxwyiXdlHYCFgQQQACBtReQh2m5q5m3nbUvMgVEIKOAPDQeT/XDigymslvDFx3w3hNOxuxJhgAC5RTQfY8Z40avijEv0WkdpY3D1HGUtGB5P+j83PhKNVxJZKWGodq9iLr3T8daTRVhBRYVmDkfqhUvLo0O0GDKaP7RFb38dQObkbmTV7RU0TT3PQL8Iax2nCyXXVVx1SnaGqxyCud960F6BBBAYIMF5i+HY6c9UN2zvFkKG0xC1Ssk4A5PlRb6sT3WLHrAX/57hepLVRBAIKOA7uyTxF4YqaO3BavHvYW1dviiPTx7mXGjC5N5kdWq34YTKOVypVKtccERqyry3K6bWTstdq2Bqu/+pTGQNg9N8kAAAQQQKE5AjetxFj0Khr7I4rDJ+ZEF5v3n9hgpGZ2q3u6gXtgQPeD3f+CVKvqE88gFZnMIILAiAR1GLp4VGf81HrXDY6vnzhjUPYe6qSpbTVRKGUWvoqnAhMr4tY1kzoppW4nmn7iiEfU55Y+WKpomvgDSNauH5upFDXy1gmNaLZk+ICHlvN9VqSSMlGcQ5hCk7U7+jgACCCCAAAKFCpgPP+p5KPY9ha39jjMMLDFJoYUkcwQQWJ3AvUaxJn0PpEyF7KgqSG/k+UQPQz2YNlLeSudOBVSvKlUjN9VURmdlWT/xleh+MjUXcsGQz+T8k1eUisjbUs3yR0sVTePuPfXeVXsgkz0eVbXatYfOdMct9aYyp3nanwNpXclHtaeWMynSnWewuqOBLSOAAAIIJAmoF545F3m+tYDDpNoCxsOP+5QWrbD9Hgw98Wjh81i1qagdApUWSL3xZZkVuXV6enpyclJpKCqHAAIPFbi5ubm+vuZa8VBH1i+tAKdAaXcdBc9HgFMgH0dyQaC0AuZFIKkHsrSVo+AIIIAAAggggAACCCCAAALFCBBAFuNKrggggAACCCCAAAIIIIBA5QQIICu3S6kQAggggAACCCCAAAIIIFCMAAFkMa7kigACCCCAAAIIIIAAAghUToAAsnK7lAohgAACCCCAAAIIIIAAAsUIqLew7u7uFpM5uSKAQHUE5C2sXCuqszupyf0FOAXub8YalRLgFKjU7qQyCNxfwHshvwog7786ayCAAAIIIIAAAggggAACCGyQgP5GN74HcoN2OVVFYGkBvgFsaTpWrIYAp0A19iO1WFqAU2BpOlZEoBoCfA9kNfYjtUAAAQQQQAABBBBAAAEEHlWAl+g8KjcbQwABBBBAAAEEEEAAAQTKK0AAWd59R8kRQAABBBBAAAEEEEAAgUcVIIB8VG42hgACCCCAAAIIIIAAAgiUVyC/AHLe39npz3OUGHW37KU7yjHTSFa5F7vIwpI3AggggAACCCCAAAIIILBCASOAlFBqa8uPAVccWY26e5Pz2Z0sg5btYxfPW1RUGSqh/jWYzAs/zY/NOHf+cmj91387yD1nN/q1I+DfBYpub2vn+NiojluiFZuv8Dhk0wgggMAaCBi3inxbRNegbhQBgaiA8bCiW+s5BThMEKi8gHvee7c5HQZ59TZ/TsII9kA2O43hQa7diMvuhPmridV4Wguu3tQR5d3d7HzyPLmYXjI3/JTrYX3Ydta9m7WnL72e0tnUau/+0Mo1Z3X53bOudFHv7q6s//P01il2093Q7S/MjbaH9WL7WZfdDayHAAIIbJLAbNpwrt1Xjd563A03iZ+6PrbA6NJ9WHGfqzgFHnsfsD0EHldAokc3SLk9VIGWhIs6YMkSN3plDQ1h3T46bvTOjDGjZp+Y18W30+3a3WfdkdNU5UY/0zOnW83oUnM69+xP7Bz6amhqMF7yW7z056NuvTe2LvZUV11coDibjiPRZTL/6Kxnnb+wkdRSOxx4P48uLxpP/9xYNYecVafm+czpN5WsWwP/5/hC1p42Ekrvw9AY/rjnF1tDAIFNFPCv1/Xt5iYCUOfNEvAPePfph1Ngs44AartxAqNLGeC5KDDR8WSqS2QOZGtwZe2ldIeNJ9svpGetc7F3YOkfdH+g/lx1EFp2063EgdNjp8+w7XRtjnvTfX9cql0+FS7qRl9pAbO33RrMzp3OOh0d62Xcq+twVEa3HumBrXGLl8wJcl9Nmu1noc5MvZ7Ej519lVGOOUv8eJ/o1ilGc7sercq8f+DA3F01prPUnUkCBBBAAIFcBFRLYMKNI5f8yQSBdRHQLdWX++6EIadcnALrsoMoBwI5Ckjk44dJOtzTfY8Z40avKDEv0WkdLRwgKqvqeEzaZ70fdH5unFZ71m6OpzM1DNXuRZRFehTlE5UmEvpJMvdDteLFZeJLc/yBpm44GksaGcLqpnL789zePC9+NIaw5pFzbDQYLaq3B59vz8w42UupeiYFUIfUad2YOR5dZIUAAghstIA0aw7b/riVjbag8lUXqB2qWTb7l4ERX5wCVd/t1G9zBTrORA23107HkLrX0QsjQ7Mio1pxb2GtHb5oD89e5kGbGMs9LHOJrHQ4mmVRiYf2rEf7Kil9m85aKnINd/w9PGd/c2mF0zhSnsS6tAZqh8plPTLoNy1v/o4AAgggsJSATBBJatVbKj9WQqAEAq39jvcswilQgh1GERF4qIDqtZu8ivv+jCyzIuO/xqN2eGz1ZBaivbiXFDU2M1thVUoZGqpCqcCEyvi1jWTOiqlbka5DCf2CoVry0FHpUtVDaoNL7PCMHHK2N2e8FGfUXTgiWKJaGTQc+2Ul835XlVrCSIky4/dxKhUJEEAAAQSyCqhxKkSPWbVIV3YB5ylDVUM//ei3sHIKlH3HUn4EkgSkqciZd2hFAqd7jWJN+h5ImQrZURuX3kiZl2h3ZB5MGynvFHDHZKpXnqoRl2oqo7Ny0utw1Db8ZGou5IKhmv5MRetKjfmUFeX9pc5betyNxpBJjOYnrPf0xJZA/JhrzmpzRr33LHua5YLFAdjp/4sxG1NCytpTiUT1CGBGU3ExQAABBIoWsNtJ/fkhvLysaHDyX62A/5ShXsuonqs4BVa7R9g6AkUL+LFTcuCUZVbk1unp6cnJSdHFXcP8ZYhGZM74GhaTIiGwFgI3NzfX19ebea1Yix1AIVYtwCmw6j3A9lcswCmw4h3A5hFYtYB5EUjqgVx1GQvfvv8CncI3xQYQQAABBBBAAAEEEEAAgUoIbGwAKRMLea9pJQ5hKoEAAggggAACCCCAAAKPJbCxAeRjAbMdBBBAAAEEEEAAAQQQQKAqAgSQVdmT1AMBBBBAAAEEEEAAAQQQKFiAALJgYLJHAAEEEEAAAQQQQAABBKoioN7Curu7W5XqUA8EEChKQN7CyrWiKFzyLYMAp0AZ9hJlLFCAU6BAXLJGoAwC3gv5VQBZhgJTRgQQQAABBBBAAAEEEEAAgZUJ6G9025Ivi1xZEdgwAggggAACCCCAAAIIIIBAeQSYA1mefUVJEUAAAQQQQAABBBBAAIGVChBArpSfjSOAAAIIIIAAAggggAAC5REggCzPvqKkCCCAAAIIIIAAAggggMBKBQggV8rPxhFAAAEEEEAAAQQQQACB8gj8f/hFTeqI7UGKAAAAAElFTkSuQmCC)

Started : "Synthesize - XST".

Running xst...

Command Line: xst -intstyle ise -ifn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.xst" -ofn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.syr"

Reading design: Houghtransform.prj

=========================================================================

\* HDL Compilation \*

=========================================================================

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/imagedata.vhd" in Library work.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/maskdata.vhd" in Library work.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/referencedata.vhd" in Library work.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd" in Library work.

Architecture behavioral of Entity houghtransform is up to date.

=========================================================================

\* Design Hierarchy Analysis \*

=========================================================================

Analyzing hierarchy for entity <Houghtransform> in library <work> (architecture <behavioral>).

=========================================================================

\* HDL Analysis \*

=========================================================================

Analyzing Entity <Houghtransform> in library <work> (Architecture <behavioral>).

Entity <Houghtransform> analyzed. Unit <Houghtransform> generated.

=========================================================================

\* HDL Synthesis \*

=========================================================================

Performing bidirectional port resolution...

Synthesizing Unit <Houghtransform>.

Related source file is "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd".

WARNING:Xst:1780 - Signal <pixOut\_sig\_next> is never used or assigned. This unconnected signal will be trimmed during the optimization process.

WARNING:Xst:646 - Signal <delayPipeline<0><0>> is assigned but never used. This unconnected signal will be trimmed during the optimization process.

Found 10-bit register for signal <pixOut>.

Found 32319-bit register for signal <delayPipeline<1:32319>>.

Found 10-bit adder for signal <pixOut\_sig>.

Found 10-bit adder for signal <pixOut\_sig$addsub0000> created at line 64.

Found 10-bit adder for signal <pixOut\_sig$addsub0001> created at line 64.

Found 10-bit adder for signal <sum$add0000> created at line 64.

Found 10-bit adder for signal <sum$add0001> created at line 64.

Found 10-bit adder for signal <sum$add0002> created at line 64.

Found 10-bit adder for signal <sum$add0003> created at line 64.

Found 10-bit adder for signal <sum$add0004> created at line 64.

Found 10-bit adder for signal <sum$add0005> created at line 64.

Found 10-bit adder for signal <sum$add0006> created at line 64.

Found 10-bit adder for signal <sum$add0007> created at line 64.

Found 10-bit adder for signal <sum$add0008> created at line 64.

Found 10-bit adder for signal <sum$add0009> created at line 64.

Found 10-bit adder for signal <sum$add0010> created at line 64.

Found 10-bit adder for signal <sum$add0011> created at line 64.

Found 10-bit adder for signal <sum$add0012> created at line 64.

Found 10-bit adder for signal <sum$add0013> created at line 64.

Found 10-bit adder for signal <sum$add0014> created at line 64.

Found 10-bit adder for signal <sum$add0015> created at line 64.

Found 10-bit adder for signal <sum$add0016> created at line 64.

Found 10-bit adder for signal <sum$add0017> created at line 64.

Found 10-bit adder for signal <sum$add0018> created at line 64.

Found 10-bit adder for signal <sum$add0019> created at line 64.

Found 10-bit adder for signal <sum$add0020> created at line 64.

Found 10-bit adder for signal <sum$add0021> created at line 64.

Found 10-bit adder for signal <sum$add0022> created at line 64.

Found 10-bit adder for signal <sum$add0023> created at line 64.

Found 10-bit adder for signal <sum$add0024> created at line 64.

Found 10-bit adder for signal <sum$add0025> created at line 64.

Found 10-bit adder for signal <sum$add0026> created at line 64.

Found 10-bit adder for signal <sum$add0027> created at line 64.

Found 10-bit adder for signal <sum$add0028> created at line 64.

Found 10-bit adder for signal <sum$add0029> created at line 64.

Found 10-bit adder for signal <sum$add0030> created at line 64.

Found 10-bit adder for signal <sum$add0031> created at line 64.

Found 10-bit adder for signal <sum$add0032> created at line 64.

Found 10-bit adder for signal <sum$add0033> created at line 64.

Found 10-bit adder for signal <sum$add0034> created at line 64.

Found 10-bit adder for signal <sum$add0035> created at line 64.

Found 10-bit adder for signal <sum$add0036> created at line 64.

Found 10-bit adder for signal <sum$add0037> created at line 64.

Found 10-bit adder for signal <sum$add0038> created at line 64.

Found 10-bit adder for signal <sum$add0039> created at line 64.

Found 10-bit adder for signal <sum$add0040> created at line 64.

Found 10-bit adder for signal <sum$add0041> created at line 64.

Found 10-bit adder for signal <sum$add0042> created at line 64.

Found 10-bit adder for signal <sum$add0043> created at line 64.

Found 10-bit adder for signal <sum$add0044> created at line 64.

Found 10-bit adder for signal <sum$add0045> created at line 64.

Found 10-bit adder for signal <sum$add0046> created at line 64.

Found 10-bit adder for signal <sum$add0047> created at line 64.

Found 10-bit adder for signal <sum$add0048> created at line 64.

Found 10-bit adder for signal <sum$add0049> created at line 64.

Found 10-bit adder for signal <sum$add0050> created at line 64.

Found 10-bit adder for signal <sum$add0051> created at line 64.

Found 10-bit adder for signal <sum$add0052> created at line 64.

Found 10-bit adder for signal <sum$add0053> created at line 64.

Found 10-bit adder for signal <sum$addsub0000> created at line 64.

Found 10-bit adder for signal <sum$addsub0001> created at line 64.

Found 10-bit adder for signal <sum$addsub0002> created at line 64.

Found 10-bit adder for signal <sum$addsub0003> created at line 64.

Found 10-bit adder for signal <sum$addsub0004> created at line 64.

Found 10-bit adder for signal <sum$addsub0005> created at line 64.

Found 10-bit adder for signal <sum$addsub0006> created at line 64.

Found 10-bit adder for signal <sum$addsub0007> created at line 64.

Found 10-bit adder for signal <sum$addsub0008> created at line 64.

Found 10-bit adder for signal <sum$addsub0009> created at line 64.

Found 10-bit adder for signal <sum$addsub0010> created at line 64.

Found 10-bit adder for signal <sum$addsub0011> created at line 64.

Found 10-bit adder for signal <sum$addsub0012> created at line 64.

Found 10-bit adder for signal <sum$addsub0013> created at line 64.

Found 10-bit adder for signal <sum$addsub0014> created at line 64.

Found 10-bit adder for signal <sum$addsub0015> created at line 64.

Found 10-bit adder for signal <sum$addsub0016> created at line 64.

Found 10-bit adder for signal <sum$addsub0017> created at line 64.

Found 10-bit adder for signal <sum$addsub0018> created at line 64.

Found 10-bit adder for signal <sum$addsub0019> created at line 64.

Found 10-bit adder for signal <sum$addsub0020> created at line 64.

Found 10-bit adder for signal <sum$addsub0021> created at line 64.

Found 10-bit adder for signal <sum$addsub0022> created at line 64.

Found 10-bit adder for signal <sum$addsub0023> created at line 64.

Found 10-bit adder for signal <sum$addsub0024> created at line 64.

Found 10-bit adder for signal <sum$addsub0025> created at line 64.

Found 10-bit adder for signal <sum$addsub0026> created at line 64.

Found 10-bit adder for signal <sum$addsub0027> created at line 64.

Found 10-bit adder for signal <sum$addsub0028> created at line 64.

Found 10-bit adder for signal <sum$addsub0029> created at line 64.

Found 10-bit adder for signal <sum$addsub0030> created at line 64.

Found 10-bit adder for signal <sum$addsub0031> created at line 64.

Found 10-bit adder for signal <sum$addsub0032> created at line 64.

Found 10-bit adder for signal <sum$addsub0033> created at line 64.

Found 10-bit adder for signal <sum$addsub0034> created at line 64.

Found 10-bit adder for signal <sum$addsub0035> created at line 64.

Found 10-bit adder for signal <sum$addsub0036> created at line 64.

Found 10-bit adder for signal <sum$addsub0037> created at line 64.

Found 10-bit adder for signal <sum$addsub0038> created at line 64.

Found 10-bit adder for signal <sum$addsub0039> created at line 64.

Found 10-bit adder for signal <sum$addsub0040> created at line 64.

Found 10-bit adder for signal <sum$addsub0041> created at line 64.

Found 10-bit adder for signal <sum$addsub0042> created at line 64.

Found 10-bit adder for signal <sum$addsub0043> created at line 64.

Found 10-bit adder for signal <sum$addsub0044> created at line 64.

Found 10-bit adder for signal <sum$addsub0045> created at line 64.

Found 10-bit adder for signal <sum$addsub0046> created at line 64.

Found 10-bit adder for signal <sum$addsub0047> created at line 64.

Found 10-bit adder for signal <sum$addsub0048> created at line 64.

Found 10-bit adder for signal <sum$addsub0049> created at line 64.

Found 10-bit adder for signal <sum$addsub0050> created at line 64.

Found 10-bit adder for signal <sum$addsub0051> created at line 64.

Found 10-bit adder for signal <sum$addsub0052> created at line 64.

Found 10-bit adder for signal <sum$addsub0053> created at line 64.

Found 10-bit adder for signal <sum$addsub0054> created at line 64.

Found 10-bit adder for signal <sum$addsub0055> created at line 64.

Found 10-bit adder for signal <sum$addsub0056> created at line 64.

Found 10-bit adder for signal <sum$addsub0057> created at line 64.

Found 10-bit adder for signal <sum$addsub0058> created at line 64.

Found 10-bit adder for signal <sum$addsub0059> created at line 64.

Found 10-bit adder for signal <sum$addsub0060> created at line 64.

Found 10-bit adder for signal <sum$addsub0061> created at line 64.

Found 10-bit adder for signal <sum$addsub0062> created at line 64.

Found 10-bit adder for signal <sum$addsub0063> created at line 64.

Found 10-bit adder for signal <sum$addsub0064> created at line 64.

Found 10-bit adder for signal <sum$addsub0065> created at line 64.

Found 10-bit adder for signal <sum$addsub0066> created at line 64.

Found 10-bit adder for signal <sum$addsub0067> created at line 64.

Found 10-bit adder for signal <sum$addsub0068> created at line 64.

Found 10-bit adder for signal <sum$addsub0069> created at line 64.

Found 10-bit adder for signal <sum$addsub0070> created at line 64.

Found 10-bit adder for signal <sum$addsub0071> created at line 64.

Found 10-bit adder for signal <sum$addsub0072> created at line 64.

Found 10-bit adder for signal <sum$addsub0073> created at line 64.

Found 10-bit adder for signal <sum$addsub0074> created at line 64.

Found 10-bit adder for signal <sum$addsub0075> created at line 64.

Found 10-bit adder for signal <sum$addsub0076> created at line 64.

Found 10-bit adder for signal <sum$addsub0077> created at line 64.

Found 10-bit adder for signal <sum$addsub0078> created at line 64.

Found 10-bit adder for signal <sum$addsub0079> created at line 64.

Found 10-bit adder for signal <sum$addsub0080> created at line 64.

Found 10-bit adder for signal <sum$addsub0081> created at line 64.

Found 10-bit adder for signal <sum$addsub0082> created at line 64.

Found 10-bit adder for signal <sum$addsub0083> created at line 64.

Found 10-bit adder for signal <sum$addsub0084> created at line 64.

Found 10-bit adder for signal <sum$addsub0085> created at line 64.

Found 10-bit adder for signal <sum$addsub0086> created at line 64.

Found 10-bit adder for signal <sum$addsub0087> created at line 64.

Found 10-bit adder for signal <sum$addsub0088> created at line 64.

Found 10-bit adder for signal <sum$addsub0089> created at line 64.

Found 10-bit adder for signal <sum$addsub0090> created at line 64.

Found 10-bit adder for signal <sum$addsub0091> created at line 64.

Found 10-bit adder for signal <sum$addsub0092> created at line 64.

Found 10-bit adder for signal <sum$addsub0093> created at line 64.

Found 10-bit adder for signal <sum$addsub0094> created at line 64.

Found 10-bit adder for signal <sum$addsub0095> created at line 64.

Found 10-bit adder for signal <sum$addsub0096> created at line 64.

Found 10-bit adder for signal <sum$addsub0097> created at line 64.

Found 10-bit adder for signal <sum$addsub0098> created at line 64.

Found 10-bit adder for signal <sum$addsub0099> created at line 64.

Found 10-bit adder for signal <sum$addsub0100> created at line 64.

Found 10-bit adder for signal <sum$addsub0101> created at line 64.

Found 10-bit adder for signal <sum$addsub0102> created at line 64.

Found 10-bit adder for signal <sum$addsub0103> created at line 64.

Found 10-bit adder for signal <sum$addsub0104> created at line 64.

Found 10-bit adder for signal <sum$addsub0105> created at line 64.

Found 10-bit adder for signal <sum$addsub0106> created at line 64.

Found 10-bit adder for signal <sum$addsub0107> created at line 64.

Found 10-bit adder for signal <sum$addsub0108> created at line 64.

Found 10-bit adder for signal <sum$addsub0109> created at line 64.

Found 10-bit adder for signal <sum$addsub0110> created at line 64.

Found 10-bit adder for signal <sum$addsub0111> created at line 64.

Found 10-bit adder for signal <sum$addsub0112> created at line 64.

Found 10-bit adder for signal <sum$addsub0113> created at line 64.

Found 10-bit adder for signal <sum$addsub0114> created at line 64.

Found 10-bit adder for signal <sum$addsub0115> created at line 64.

Found 10-bit adder for signal <sum$addsub0116> created at line 64.

Found 10-bit adder for signal <sum$addsub0117> created at line 64.

Found 10-bit adder for signal <sum$addsub0118> created at line 64.

Found 10-bit adder for signal <sum$addsub0119> created at line 64.

Found 10-bit adder for signal <sum$addsub0120> created at line 64.

Found 10-bit adder for signal <sum$addsub0121> created at line 64.

Found 10-bit adder for signal <sum$addsub0122> created at line 64.

Found 10-bit adder for signal <sum$addsub0123> created at line 64.

Found 10-bit adder for signal <sum$addsub0124> created at line 64.

Found 10-bit adder for signal <sum$addsub0125> created at line 64.

Found 10-bit adder for signal <sum$addsub0126> created at line 64.

Found 10-bit adder for signal <sum$addsub0127> created at line 64.

Found 10-bit adder for signal <sum$addsub0128> created at line 64.

Found 10-bit adder for signal <sum$addsub0129> created at line 64.

Found 10-bit adder for signal <sum$addsub0130> created at line 64.

Found 10-bit adder for signal <sum$addsub0131> created at line 64.

Found 10-bit adder for signal <sum$addsub0132> created at line 64.

Found 10-bit adder for signal <sum$addsub0133> created at line 64.

Found 10-bit adder for signal <sum$addsub0134> created at line 64.

Found 10-bit adder for signal <sum$addsub0135> created at line 64.

Found 10-bit adder for signal <sum$addsub0136> created at line 64.

Found 10-bit adder for signal <sum$addsub0137> created at line 64.

Found 10-bit adder for signal <sum$addsub0138> created at line 64.

Found 10-bit adder for signal <sum$addsub0139> created at line 64.

Found 10-bit adder for signal <sum$addsub0140> created at line 64.

Found 10-bit adder for signal <sum$addsub0141> created at line 64.

Found 10-bit adder for signal <sum$addsub0142> created at line 64.

Found 10-bit adder for signal <sum$addsub0143> created at line 64.

Found 10-bit adder for signal <sum$addsub0144> created at line 64.

Found 10-bit adder for signal <sum$addsub0145> created at line 64.

Found 10-bit adder for signal <sum$addsub0146> created at line 64.

Found 10-bit adder for signal <sum$addsub0147> created at line 64.

Found 10-bit adder for signal <sum$addsub0148> created at line 64.

Found 10-bit adder for signal <sum$addsub0149> created at line 64.

Found 10-bit adder for signal <sum$addsub0150> created at line 64.

Found 10-bit adder for signal <sum$addsub0151> created at line 64.

Found 10-bit adder for signal <sum$addsub0152> created at line 64.

Found 10-bit adder for signal <sum$addsub0153> created at line 64.

Found 10-bit adder for signal <sum$addsub0154> created at line 64.

Found 10-bit adder for signal <sum$addsub0155> created at line 64.

Found 10-bit adder for signal <sum$addsub0156> created at line 64.

Found 10-bit adder for signal <sum$addsub0157> created at line 64.

Found 10-bit adder for signal <sum$addsub0158> created at line 64.

Found 10-bit adder for signal <sum$addsub0159> created at line 64.

Found 10-bit adder for signal <sum$addsub0160> created at line 64.

Found 10-bit adder for signal <sum$addsub0161> created at line 64.

Found 10-bit adder for signal <sum$addsub0162> created at line 64.

Found 10-bit adder for signal <sum$addsub0163> created at line 64.

Found 10-bit adder for signal <sum$addsub0164> created at line 64.

Found 10-bit adder for signal <sum$addsub0165> created at line 64.

Found 10-bit adder for signal <sum$addsub0166> created at line 64.

Found 10-bit adder for signal <sum$addsub0167> created at line 64.

Found 10-bit adder for signal <sum$addsub0168> created at line 64.

Found 10-bit adder for signal <sum$addsub0169> created at line 64.

Found 10-bit adder for signal <sum$addsub0170> created at line 64.

Found 10-bit adder for signal <sum$addsub0171> created at line 64.

Found 10-bit adder for signal <sum$addsub0172> created at line 64.

Found 10-bit adder for signal <sum$addsub0173> created at line 64.

Found 10-bit adder for signal <sum$addsub0174> created at line 64.

Found 10-bit adder for signal <sum$addsub0175> created at line 64.

Found 10-bit adder for signal <sum$addsub0176> created at line 64.

Found 10-bit adder for signal <sum$addsub0177> created at line 64.

Found 10-bit adder for signal <sum$addsub0178> created at line 64.

Found 10-bit adder for signal <sum$addsub0179> created at line 64.

Found 10-bit adder for signal <sum$addsub0180> created at line 64.

Found 10-bit adder for signal <sum$addsub0181> created at line 64.

Found 10-bit adder for signal <sum$addsub0182> created at line 64.

Found 10-bit adder for signal <sum$addsub0183> created at line 64.

Found 10-bit adder for signal <sum$addsub0184> created at line 64.

Found 10-bit adder for signal <sum$addsub0185> created at line 64.

Found 10-bit adder for signal <sum$addsub0186> created at line 64.

Found 10-bit adder for signal <sum$addsub0187> created at line 64.

Found 10-bit adder for signal <sum$addsub0188> created at line 64.

Found 10-bit adder for signal <sum$addsub0189> created at line 64.

Found 10-bit adder for signal <sum$addsub0190> created at line 64.

Found 10-bit adder for signal <sum$addsub0191> created at line 64.

Found 10-bit adder for signal <sum$addsub0192> created at line 64.

Found 10-bit adder for signal <sum$addsub0193> created at line 64.

Found 10-bit adder for signal <sum$addsub0194> created at line 64.

Found 10-bit adder for signal <sum$addsub0195> created at line 64.

Found 10-bit adder for signal <sum$addsub0196> created at line 64.

Found 10-bit adder for signal <sum$addsub0197> created at line 64.

Found 10-bit adder for signal <sum$addsub0198> created at line 64.

Found 10-bit adder for signal <sum$addsub0199> created at line 64.

Found 10-bit adder for signal <sum$addsub0200> created at line 64.

Found 10-bit adder for signal <sum$addsub0201> created at line 64.

Found 10-bit adder for signal <sum$addsub0202> created at line 64.

Found 10-bit adder for signal <sum$addsub0203> created at line 64.

Found 10-bit adder for signal <sum$addsub0204> created at line 64.

Found 10-bit adder for signal <sum$addsub0205> created at line 64.

Found 10-bit adder for signal <sum$addsub0206> created at line 64.

Found 10-bit adder for signal <sum$addsub0207> created at line 64.

Found 10-bit adder for signal <sum$addsub0208> created at line 64.

Found 10-bit adder for signal <sum$addsub0209> created at line 64.

Found 10-bit adder for signal <sum$addsub0210> created at line 64.

Found 10-bit adder for signal <sum$addsub0211> created at line 64.

Found 10-bit adder for signal <sum$addsub0212> created at line 64.

Found 10-bit adder for signal <sum$addsub0213> created at line 64.

Found 10-bit adder for signal <sum$addsub0214> created at line 64.

Found 10-bit adder for signal <sum$addsub0215> created at line 64.

Found 10-bit adder for signal <sum$addsub0216> created at line 64.

Found 10-bit adder for signal <sum$addsub0217> created at line 64.

Found 10-bit adder for signal <sum$addsub0218> created at line 64.

Found 10-bit adder for signal <sum$addsub0219> created at line 64.

Found 10-bit adder for signal <sum$addsub0220> created at line 64.

Found 10-bit adder for signal <sum$addsub0221> created at line 64.

Found 10-bit adder for signal <sum$addsub0222> created at line 64.

Found 10-bit adder for signal <sum$addsub0223> created at line 64.

Found 10-bit adder for signal <sum$addsub0224> created at line 64.

Found 10-bit adder for signal <sum$addsub0225> created at line 64.

Found 10-bit adder for signal <sum$addsub0226> created at line 64.

Found 10-bit adder for signal <sum$addsub0227> created at line 64.

Found 10-bit adder for signal <sum$addsub0228> created at line 64.

Found 10-bit adder for signal <sum$addsub0229> created at line 64.

Found 10-bit adder for signal <sum$addsub0230> created at line 64.

Found 10-bit adder for signal <sum$addsub0231> created at line 64.

Found 10-bit adder for signal <sum$addsub0232> created at line 64.

Found 10-bit adder for signal <sum$addsub0233> created at line 64.

Found 10-bit adder for signal <sum$addsub0234> created at line 64.

Found 10-bit adder for signal <sum$addsub0235> created at line 64.

Found 10-bit adder for signal <sum$addsub0236> created at line 64.

Found 10-bit adder for signal <sum$addsub0237> created at line 64.

Found 10-bit adder for signal <sum$addsub0238> created at line 64.

Found 10-bit adder for signal <sum$addsub0239> created at line 64.

Found 10-bit adder for signal <sum$addsub0240> created at line 64.

Found 10-bit adder for signal <sum$addsub0241> created at line 64.

Found 10-bit adder for signal <sum$addsub0242> created at line 64.

Found 10-bit adder for signal <sum$addsub0243> created at line 64.

Found 10-bit adder for signal <sum$addsub0244> created at line 64.

Found 10-bit adder for signal <sum$addsub0245> created at line 64.

Found 10-bit adder for signal <sum$addsub0246> created at line 64.

Found 10-bit adder for signal <sum$addsub0247> created at line 64.

Found 10-bit adder for signal <sum$addsub0248> created at line 64.

Found 10-bit adder for signal <sum$addsub0249> created at line 64.

Found 10-bit adder for signal <sum$addsub0250> created at line 64.

Found 10-bit adder for signal <sum$addsub0251> created at line 64.

Found 10-bit adder for signal <sum$addsub0252> created at line 64.

Found 10-bit adder for signal <sum$addsub0253> created at line 64.

Found 10-bit adder for signal <sum$addsub0254> created at line 64.

Found 10-bit adder for signal <sum$addsub0255> created at line 64.

Found 10-bit adder for signal <sum$addsub0256> created at line 64.

Found 10-bit adder for signal <sum$addsub0257> created at line 64.

Found 10-bit adder for signal <sum$addsub0258> created at line 64.

Found 10-bit adder for signal <sum$addsub0259> created at line 64.

Found 10-bit adder for signal <sum$addsub0260> created at line 64.

Found 10-bit adder for signal <sum$addsub0261> created at line 64.

Found 10-bit adder for signal <sum$addsub0262> created at line 64.

Found 10-bit adder for signal <sum$addsub0263> created at line 64.

Found 10-bit adder for signal <sum$addsub0264> created at line 64.

Found 10-bit adder for signal <sum$addsub0265> created at line 64.

Found 10-bit adder for signal <sum$addsub0266> created at line 64.

Found 10-bit adder for signal <sum$addsub0267> created at line 64.

Found 10-bit adder for signal <sum$addsub0268> created at line 64.

Found 10-bit adder for signal <sum$addsub0269> created at line 64.

Found 10-bit adder for signal <sum$addsub0270> created at line 64.

Found 10-bit adder for signal <sum$addsub0271> created at line 64.

Found 10-bit adder for signal <sum$addsub0272> created at line 64.

Found 10-bit adder for signal <sum$addsub0273> created at line 64.

Found 10-bit adder for signal <sum$addsub0274> created at line 64.

Found 10-bit adder for signal <sum$addsub0275> created at line 64.

Found 10-bit adder for signal <sum$addsub0276> created at line 64.

Found 10-bit adder for signal <sum$addsub0277> created at line 64.

Found 10-bit adder for signal <sum$addsub0278> created at line 64.

Found 10-bit adder for signal <sum$addsub0279> created at line 64.

Found 10-bit adder for signal <sum$addsub0280> created at line 64.

Found 10-bit adder for signal <sum$addsub0281> created at line 64.

Found 10-bit adder for signal <sum$addsub0282> created at line 64.

Found 10-bit adder for signal <sum$addsub0283> created at line 64.

Found 10-bit adder for signal <sum$addsub0284> created at line 64.

Found 10-bit adder for signal <sum$addsub0285> created at line 64.

Found 10-bit adder for signal <sum$addsub0286> created at line 64.

Found 10-bit adder for signal <sum$addsub0287> created at line 64.

Found 10-bit adder for signal <sum$addsub0288> created at line 64.

Found 10-bit adder for signal <sum$addsub0289> created at line 64.

Found 10-bit adder for signal <sum$addsub0290> created at line 64.

Found 10-bit adder for signal <sum$addsub0291> created at line 64.

Found 10-bit adder for signal <sum$addsub0292> created at line 64.

Found 10-bit adder for signal <sum$addsub0293> created at line 64.

Found 10-bit adder for signal <sum$addsub0294> created at line 64.

Found 10-bit adder for signal <sum$addsub0295> created at line 64.

Found 10-bit adder for signal <sum$addsub0296> created at line 64.

Found 10-bit adder for signal <sum$addsub0297> created at line 64.

Found 10-bit adder for signal <sum$addsub0298> created at line 64.

Found 10-bit adder for signal <sum$addsub0299> created at line 64.

Found 10-bit adder for signal <sum$addsub0300> created at line 64.

Found 10-bit adder for signal <sum$addsub0301> created at line 64.

Found 10-bit adder for signal <sum$addsub0302> created at line 64.

Found 10-bit adder for signal <sum$addsub0303> created at line 64.

Found 10-bit adder for signal <sum$addsub0304> created at line 64.

Found 10-bit adder for signal <sum$addsub0305> created at line 64.

Found 10-bit adder for signal <sum$addsub0306> created at line 64.

Found 10-bit adder for signal <sum$addsub0307> created at line 64.

Found 10-bit adder for signal <sum$addsub0308> created at line 64.

Found 10-bit adder for signal <sum$addsub0309> created at line 64.

Found 10-bit adder for signal <sum$addsub0310> created at line 64.

Found 10-bit adder for signal <sum$addsub0311> created at line 64.

Found 10-bit adder for signal <sum$addsub0312> created at line 64.

Found 10-bit adder for signal <sum$addsub0313> created at line 64.

Found 10-bit adder for signal <sum$addsub0314> created at line 64.

Found 10-bit adder for signal <sum$addsub0315> created at line 64.

Found 10-bit adder for signal <sum$addsub0316> created at line 64.

Found 10-bit adder for signal <sum$addsub0317> created at line 64.

Found 10-bit adder for signal <sum$addsub0318> created at line 64.

Found 10-bit adder for signal <sum$addsub0319> created at line 64.

Found 10-bit adder for signal <sum$addsub0320> created at line 64.

Found 10-bit adder for signal <sum$addsub0321> created at line 64.

Found 10-bit adder for signal <sum$addsub0322> created at line 64.

Found 10-bit adder for signal <sum$addsub0323> created at line 64.

Found 10-bit adder for signal <sum$addsub0324> created at line 64.

Found 10-bit adder for signal <sum$addsub0325> created at line 64.

Found 10-bit adder for signal <sum$addsub0326> created at line 64.

Found 10-bit adder for signal <sum$addsub0327> created at line 64.

Found 10-bit adder for signal <sum$addsub0328> created at line 64.

Found 10-bit adder for signal <sum$addsub0329> created at line 64.

Found 10-bit adder for signal <sum$addsub0330> created at line 64.

Found 10-bit adder for signal <sum$addsub0331> created at line 64.

Found 10-bit adder for signal <sum$addsub0332> created at line 64.

Found 10-bit adder for signal <sum$addsub0333> created at line 64.

Found 10-bit adder for signal <sum$addsub0334> created at line 64.

Found 10-bit adder for signal <sum$addsub0335> created at line 64.

Found 10-bit adder for signal <sum$addsub0336> created at line 64.

Found 10-bit adder for signal <sum$addsub0337> created at line 64.

Found 10-bit adder for signal <sum$addsub0338> created at line 64.

Found 10-bit adder for signal <sum$addsub0339> created at line 64.

Found 10-bit adder for signal <sum$addsub0340> created at line 64.

Found 10-bit adder for signal <sum$addsub0341> created at line 64.

Found 10-bit adder for signal <sum$addsub0342> created at line 64.

Found 10-bit adder for signal <sum$addsub0343> created at line 64.

Found 10-bit adder for signal <sum$addsub0344> created at line 64.

Found 10-bit adder for signal <sum$addsub0345> created at line 64.

Found 10-bit adder for signal <sum$addsub0346> created at line 64.

Found 10-bit adder for signal <sum$addsub0347> created at line 64.

Found 10-bit adder for signal <sum$addsub0348> created at line 64.

Found 10-bit adder for signal <sum$addsub0349> created at line 64.

Found 10-bit adder for signal <sum$addsub0350> created at line 64.

Found 10-bit adder for signal <sum$addsub0351> created at line 64.

Found 10-bit adder for signal <sum$addsub0352> created at line 64.

Found 10-bit adder for signal <sum$addsub0353> created at line 64.

Found 10-bit adder for signal <sum$addsub0354> created at line 64.

Found 10-bit adder for signal <sum$addsub0355> created at line 64.

Found 10-bit adder for signal <sum$addsub0356> created at line 64.

Found 10-bit adder for signal <sum$addsub0357> created at line 64.

Found 10-bit adder for signal <sum$addsub0358> created at line 64.

Found 10-bit adder for signal <sum$addsub0359> created at line 64.

Found 10-bit adder for signal <sum$addsub0360> created at line 64.

Found 10-bit adder for signal <sum$addsub0361> created at line 64.

Found 10-bit adder for signal <sum$addsub0362> created at line 64.

Found 10-bit adder for signal <sum$addsub0363> created at line 64.

Found 10-bit adder for signal <sum$addsub0364> created at line 64.

Found 10-bit adder for signal <sum$addsub0365> created at line 64.

Found 10-bit adder for signal <sum$addsub0366> created at line 64.

Found 10-bit adder for signal <sum$addsub0367> created at line 64.

Found 10-bit adder for signal <sum$addsub0368> created at line 64.

Found 10-bit adder for signal <sum$addsub0369> created at line 64.

Found 10-bit adder for signal <sum$addsub0370> created at line 64.

Found 10-bit adder for signal <sum$addsub0371> created at line 64.

Found 10-bit adder for signal <sum$addsub0372> created at line 64.

Found 10-bit adder for signal <sum$addsub0373> created at line 64.

Found 10-bit adder for signal <sum$addsub0374> created at line 64.

Found 10-bit adder for signal <sum$addsub0375> created at line 64.

Found 10-bit adder for signal <sum$addsub0376> created at line 64.

Found 10-bit adder for signal <sum$addsub0377> created at line 64.

Found 10-bit adder for signal <sum$addsub0378> created at line 64.

Found 10-bit adder for signal <sum$addsub0379> created at line 64.

Found 10-bit adder for signal <sum$addsub0380> created at line 64.

Found 10-bit adder for signal <sum$addsub0381> created at line 64.

Found 10-bit adder for signal <sum$addsub0382> created at line 64.

Found 10-bit adder for signal <sum$addsub0383> created at line 64.

Found 10-bit adder for signal <sum$addsub0384> created at line 64.

Found 10-bit adder for signal <sum$addsub0385> created at line 64.

Found 10-bit adder for signal <sum$addsub0386> created at line 64.

Found 10-bit adder for signal <sum$addsub0387> created at line 64.

Found 10-bit adder for signal <sum$addsub0388> created at line 64.

Found 10-bit adder for signal <sum$addsub0389> created at line 64.

Found 10-bit adder for signal <sum$addsub0390> created at line 64.

Found 10-bit adder for signal <sum$addsub0391> created at line 64.

Found 10-bit adder for signal <sum$addsub0392> created at line 64.

Found 10-bit adder for signal <sum$addsub0393> created at line 64.

Found 10-bit adder for signal <sum$addsub0394> created at line 64.

Found 10-bit adder for signal <sum$addsub0395> created at line 64.

Found 10-bit adder for signal <sum$addsub0396> created at line 64.

Found 10-bit adder for signal <sum$addsub0397> created at line 64.

Found 10-bit adder for signal <sum$addsub0398> created at line 64.

Found 10-bit adder for signal <sum$addsub0399> created at line 64.

Found 10-bit adder for signal <sum$addsub0400> created at line 64.

Found 10-bit adder for signal <sum$addsub0401> created at line 64.

Found 10-bit adder for signal <sum$addsub0402> created at line 64.

Found 10-bit adder for signal <sum$addsub0403> created at line 64.

Found 10-bit adder for signal <sum$addsub0404> created at line 64.

Found 10-bit adder for signal <sum$addsub0405> created at line 64.

Found 10-bit adder for signal <sum$addsub0406> created at line 64.

Found 10-bit adder for signal <sum$addsub0407> created at line 64.

Found 10-bit adder for signal <sum$addsub0408> created at line 64.

Found 10-bit adder for signal <sum$addsub0409> created at line 64.

Found 10-bit adder for signal <sum$addsub0410> created at line 64.

Found 10-bit adder for signal <sum$addsub0411> created at line 64.

Found 10-bit adder for signal <sum$addsub0412> created at line 64.

Found 10-bit adder for signal <sum$addsub0413> created at line 64.

Found 10-bit adder for signal <sum$addsub0414> created at line 64.

Found 10-bit adder for signal <sum$addsub0415> created at line 64.

Found 10-bit adder for signal <sum$addsub0416> created at line 64.

Found 10-bit adder for signal <sum$addsub0417> created at line 64.

Found 10-bit adder for signal <sum$addsub0418> created at line 64.

Found 10-bit adder for signal <sum$addsub0419> created at line 64.

Found 10-bit adder for signal <sum$addsub0420> created at line 64.

Found 10-bit adder for signal <sum$addsub0421> created at line 64.

Found 10-bit adder for signal <sum$addsub0422> created at line 64.

Found 10-bit adder for signal <sum$addsub0423> created at line 64.

Found 10-bit adder for signal <sum$addsub0424> created at line 64.

Found 10-bit adder for signal <sum$addsub0425> created at line 64.

Found 10-bit adder for signal <sum$addsub0426> created at line 64.

Found 10-bit adder for signal <sum$addsub0427> created at line 64.

Found 10-bit adder for signal <sum$addsub0428> created at line 64.

Found 10-bit adder for signal <sum$addsub0429> created at line 64.

Found 10-bit adder for signal <sum$addsub0430> created at line 64.

Found 10-bit adder for signal <sum$addsub0431> created at line 64.

Found 10-bit adder for signal <sum$addsub0432> created at line 64.

Found 10-bit adder for signal <sum$addsub0433> created at line 64.

Found 10-bit adder for signal <sum$addsub0434> created at line 64.

Found 10-bit adder for signal <sum$addsub0435> created at line 64.

Found 10-bit adder for signal <sum$addsub0436> created at line 64.

Found 10-bit adder for signal <sum$addsub0437> created at line 64.

Found 10-bit adder for signal <sum$addsub0438> created at line 64.

Found 10-bit adder for signal <sum$addsub0439> created at line 64.

Found 10-bit adder for signal <sum$addsub0440> created at line 64.

Found 10-bit adder for signal <sum$addsub0441> created at line 64.

Found 10-bit adder for signal <sum$addsub0442> created at line 64.

Found 10-bit adder for signal <sum$addsub0443> created at line 64.

Found 10-bit adder for signal <sum$addsub0444> created at line 64.

Found 10-bit adder for signal <sum$addsub0445> created at line 64.

Found 10-bit adder for signal <sum$addsub0446> created at line 64.

Found 10-bit adder for signal <sum$addsub0447> created at line 64.

Found 10-bit adder for signal <sum$addsub0448> created at line 64.

Found 10-bit adder for signal <sum$addsub0449> created at line 64.

Found 10-bit adder for signal <sum$addsub0450> created at line 64.

Found 10-bit adder for signal <sum$addsub0451> created at line 64.

Found 10-bit adder for signal <sum$addsub0452> created at line 64.

Found 10-bit adder for signal <sum$addsub0453> created at line 64.

Found 10-bit adder for signal <sum$addsub0454> created at line 64.

Found 10-bit adder for signal <sum$addsub0455> created at line 64.

Found 10-bit adder for signal <sum$addsub0456> created at line 64.

Found 10-bit adder for signal <sum$addsub0457> created at line 64.

Found 10-bit adder for signal <sum$addsub0458> created at line 64.

Found 10-bit adder for signal <sum$addsub0459> created at line 64.

Found 10-bit adder for signal <sum$addsub0460> created at line 64.

Found 10-bit adder for signal <sum$addsub0461> created at line 64.

Found 10-bit adder for signal <sum$addsub0462> created at line 64.

Found 10-bit adder for signal <sum$addsub0463> created at line 64.

Found 10-bit adder for signal <sum$addsub0464> created at line 64.

Found 10-bit adder for signal <sum$addsub0465> created at line 64.

Found 10-bit adder for signal <sum$addsub0466> created at line 64.

Found 10-bit adder for signal <sum$addsub0467> created at line 64.

Found 10-bit adder for signal <sum$addsub0468> created at line 64.

Found 10-bit adder for signal <sum$addsub0469> created at line 64.

Found 10-bit adder for signal <sum$addsub0470> created at line 64.

Found 10-bit adder for signal <sum$addsub0471> created at line 64.

Found 10-bit adder for signal <sum$addsub0472> created at line 64.

Found 10-bit adder for signal <sum$addsub0473> created at line 64.

Found 10-bit adder for signal <sum$addsub0474> created at line 64.

Found 10-bit adder for signal <sum$addsub0475> created at line 64.

Found 10-bit adder for signal <sum$addsub0476> created at line 64.

Found 10-bit adder for signal <sum$addsub0477> created at line 64.

Found 10-bit adder for signal <sum$addsub0478> created at line 64.

Found 10-bit adder for signal <sum$addsub0479> created at line 64.

Found 10-bit adder for signal <sum$addsub0480> created at line 64.

Found 10-bit adder for signal <sum$addsub0481> created at line 64.

Found 10-bit adder for signal <sum$addsub0482> created at line 64.

Found 10-bit adder for signal <sum$addsub0483> created at line 64.

Found 10-bit adder for signal <sum$addsub0484> created at line 64.

Found 10-bit adder for signal <sum$addsub0485> created at line 64.

INFO:Xst:738 - HDL ADVISOR - 32319 flip-flops were inferred for signal <delayPipeline>. You may be trying to describe a RAM in a way that is incompatible with block and distributed RAM resources available on Xilinx devices, or with a specific template that is not supported. Please review the Xilinx resources documentation and the XST user manual for coding guidelines. Taking advantage of RAM resources will lead to improved device usage and reduced synthesis time.

Summary:

inferred 32329 D-type flip-flop(s).

inferred 543 Adder/Subtractor(s).

Unit <Houghtransform> synthesized.

=========================================================================

HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 543

10-bit adder : 543

# Registers : 32313

1-bit register : 32312

10-bit register : 1

=========================================================================

=========================================================================

\* Advanced HDL Synthesis \*

=========================================================================

=========================================================================

Advanced HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 542

10-bit adder : 541

10-bit adder carry in : 1

# Registers : 32322

Flip-Flops : 32322

=========================================================================

=========================================================================

\* Low Level Synthesis \*

=========================================================================

Optimizing unit <Houghtransform> ...

Mapping all equations...

Building and optimizing final netlist ...

Found area constraint ratio of 100 (+ 5) on block Houghtransform, actual ratio is 61.

Final Macro Processing ...

Processing Unit <Houghtransform> :

Found 9-bit shift register for signal <delayPipeline\_32311>.

Found 17-bit shift register for signal <delayPipeline\_32279>.

Found 464-bit shift register for signal <delayPipeline\_31800>.

Found 17-bit shift register for signal <delayPipeline\_31783>.

Found 15-bit shift register for signal <delayPipeline\_31768>.

Found 17-bit shift register for signal <delayPipeline\_31751>.

Found 462-bit shift register for signal <delayPipeline\_31289>.

Found 19-bit shift register for signal <delayPipeline\_31270>.

Found 13-bit shift register for signal <delayPipeline\_31257>.

Found 19-bit shift register for signal <delayPipeline\_31238>.

Found 460-bit shift register for signal <delayPipeline\_30778>.

Found 21-bit shift register for signal <delayPipeline\_30757>.

Found 11-bit shift register for signal <delayPipeline\_30746>.

Found 21-bit shift register for signal <delayPipeline\_30725>.

Found 458-bit shift register for signal <delayPipeline\_30267>.

Found 23-bit shift register for signal <delayPipeline\_30244>.

Found 9-bit shift register for signal <delayPipeline\_30235>.

Found 23-bit shift register for signal <delayPipeline\_30212>.

Found 456-bit shift register for signal <delayPipeline\_29756>.

Found 21-bit shift register for signal <delayPipeline\_29733>.

Found 7-bit shift register for signal <delayPipeline\_29724>.

Found 21-bit shift register for signal <delayPipeline\_29701>.

Found 454-bit shift register for signal <delayPipeline\_29245>.

Found 4-bit shift register for signal <delayPipeline\_29241>.

Found 19-bit shift register for signal <delayPipeline\_29222>.

Found 4-bit shift register for signal <delayPipeline\_29218>.

Found 5-bit shift register for signal <delayPipeline\_29213>.

Found 4-bit shift register for signal <delayPipeline\_29209>.

Found 19-bit shift register for signal <delayPipeline\_29190>.

Found 4-bit shift register for signal <delayPipeline\_29186>.

Found 452-bit shift register for signal <delayPipeline\_28734>.

Found 6-bit shift register for signal <delayPipeline\_28728>.

Found 17-bit shift register for signal <delayPipeline\_28711>.

Found 6-bit shift register for signal <delayPipeline\_28705>.

Found 6-bit shift register for signal <delayPipeline\_28696>.

Found 17-bit shift register for signal <delayPipeline\_28679>.

Found 6-bit shift register for signal <delayPipeline\_28673>.

Found 450-bit shift register for signal <delayPipeline\_28223>.

Found 8-bit shift register for signal <delayPipeline\_28215>.

Found 15-bit shift register for signal <delayPipeline\_28200>.

Found 8-bit shift register for signal <delayPipeline\_28192>.

Found 8-bit shift register for signal <delayPipeline\_28183>.

Found 15-bit shift register for signal <delayPipeline\_28168>.

Found 8-bit shift register for signal <delayPipeline\_28160>.

Found 449-bit shift register for signal <delayPipeline\_27711>.

Found 9-bit shift register for signal <delayPipeline\_27702>.

Found 13-bit shift register for signal <delayPipeline\_27689>.

Found 9-bit shift register for signal <delayPipeline\_27680>.

Found 9-bit shift register for signal <delayPipeline\_27670>.

Found 13-bit shift register for signal <delayPipeline\_27657>.

Found 9-bit shift register for signal <delayPipeline\_27648>.

Found 449-bit shift register for signal <delayPipeline\_27199>.

Found 10-bit shift register for signal <delayPipeline\_27189>.

Found 11-bit shift register for signal <delayPipeline\_27178>.

Found 10-bit shift register for signal <delayPipeline\_27168>.

Found 10-bit shift register for signal <delayPipeline\_27157>.

Found 11-bit shift register for signal <delayPipeline\_27146>.

Found 10-bit shift register for signal <delayPipeline\_27136>.

Found 449-bit shift register for signal <delayPipeline\_26687>.

Found 11-bit shift register for signal <delayPipeline\_26676>.

Found 9-bit shift register for signal <delayPipeline\_26667>.

Found 11-bit shift register for signal <delayPipeline\_26656>.

Found 11-bit shift register for signal <delayPipeline\_26644>.

Found 9-bit shift register for signal <delayPipeline\_26635>.

Found 11-bit shift register for signal <delayPipeline\_26624>.

Found 449-bit shift register for signal <delayPipeline\_26175>.

Found 12-bit shift register for signal <delayPipeline\_26163>.

Found 7-bit shift register for signal <delayPipeline\_26156>.

Found 12-bit shift register for signal <delayPipeline\_26144>.

Found 12-bit shift register for signal <delayPipeline\_26131>.

Found 7-bit shift register for signal <delayPipeline\_26124>.

Found 12-bit shift register for signal <delayPipeline\_26112>.

Found 449-bit shift register for signal <delayPipeline\_25663>.

Found 13-bit shift register for signal <delayPipeline\_25650>.

Found 5-bit shift register for signal <delayPipeline\_25645>.

Found 13-bit shift register for signal <delayPipeline\_25632>.

Found 13-bit shift register for signal <delayPipeline\_25618>.

Found 5-bit shift register for signal <delayPipeline\_25613>.

Found 13-bit shift register for signal <delayPipeline\_25600>.

Found 449-bit shift register for signal <delayPipeline\_25151>.

Found 14-bit shift register for signal <delayPipeline\_25137>.

Found 14-bit shift register for signal <delayPipeline\_25120>.

Found 14-bit shift register for signal <delayPipeline\_25105>.

Found 14-bit shift register for signal <delayPipeline\_25088>.

Found 449-bit shift register for signal <delayPipeline\_24639>.

Found 15-bit shift register for signal <delayPipeline\_24624>.

Found 15-bit shift register for signal <delayPipeline\_24608>.

Found 15-bit shift register for signal <delayPipeline\_24592>.

Found 15-bit shift register for signal <delayPipeline\_24576>.

Found 449-bit shift register for signal <delayPipeline\_24127>.

Found 15-bit shift register for signal <delayPipeline\_24112>.

Found 15-bit shift register for signal <delayPipeline\_24096>.

Found 15-bit shift register for signal <delayPipeline\_24080>.

Found 15-bit shift register for signal <delayPipeline\_24064>.

Found 449-bit shift register for signal <delayPipeline\_23615>.

Found 14-bit shift register for signal <delayPipeline\_23601>.

Found 14-bit shift register for signal <delayPipeline\_23584>.

Found 14-bit shift register for signal <delayPipeline\_23569>.

Found 14-bit shift register for signal <delayPipeline\_23552>.

Found 449-bit shift register for signal <delayPipeline\_23103>.

Found 13-bit shift register for signal <delayPipeline\_23090>.

Found 5-bit shift register for signal <delayPipeline\_23085>.

Found 13-bit shift register for signal <delayPipeline\_23072>.

Found 13-bit shift register for signal <delayPipeline\_23058>.

Found 5-bit shift register for signal <delayPipeline\_23053>.

Found 13-bit shift register for signal <delayPipeline\_23040>.

Found 449-bit shift register for signal <delayPipeline\_22591>.

Found 12-bit shift register for signal <delayPipeline\_22579>.

Found 7-bit shift register for signal <delayPipeline\_22572>.

Found 12-bit shift register for signal <delayPipeline\_22560>.

Found 12-bit shift register for signal <delayPipeline\_22547>.

Found 7-bit shift register for signal <delayPipeline\_22540>.

Found 12-bit shift register for signal <delayPipeline\_22528>.

Found 449-bit shift register for signal <delayPipeline\_22079>.

Found 11-bit shift register for signal <delayPipeline\_22068>.

Found 9-bit shift register for signal <delayPipeline\_22059>.

Found 11-bit shift register for signal <delayPipeline\_22048>.

Found 11-bit shift register for signal <delayPipeline\_22036>.

Found 9-bit shift register for signal <delayPipeline\_22027>.

Found 11-bit shift register for signal <delayPipeline\_22016>.

Found 449-bit shift register for signal <delayPipeline\_21567>.

Found 10-bit shift register for signal <delayPipeline\_21557>.

Found 11-bit shift register for signal <delayPipeline\_21546>.

Found 10-bit shift register for signal <delayPipeline\_21536>.

Found 10-bit shift register for signal <delayPipeline\_21525>.

Found 11-bit shift register for signal <delayPipeline\_21514>.

Found 10-bit shift register for signal <delayPipeline\_21504>.

Found 449-bit shift register for signal <delayPipeline\_21055>.

Found 9-bit shift register for signal <delayPipeline\_21046>.

Found 13-bit shift register for signal <delayPipeline\_21033>.

Found 9-bit shift register for signal <delayPipeline\_21024>.

Found 9-bit shift register for signal <delayPipeline\_21014>.

Found 13-bit shift register for signal <delayPipeline\_21001>.

Found 9-bit shift register for signal <delayPipeline\_20992>.

Found 449-bit shift register for signal <delayPipeline\_20543>.

Found 8-bit shift register for signal <delayPipeline\_20535>.

Found 15-bit shift register for signal <delayPipeline\_20520>.

Found 8-bit shift register for signal <delayPipeline\_20512>.

Found 8-bit shift register for signal <delayPipeline\_20503>.

Found 15-bit shift register for signal <delayPipeline\_20488>.

Found 8-bit shift register for signal <delayPipeline\_20480>.

Found 450-bit shift register for signal <delayPipeline\_20030>.

Found 6-bit shift register for signal <delayPipeline\_20024>.

Found 17-bit shift register for signal <delayPipeline\_20007>.

Found 6-bit shift register for signal <delayPipeline\_20001>.

Found 6-bit shift register for signal <delayPipeline\_19992>.

Found 17-bit shift register for signal <delayPipeline\_19975>.

Found 6-bit shift register for signal <delayPipeline\_19969>.

Found 452-bit shift register for signal <delayPipeline\_19517>.

Found 4-bit shift register for signal <delayPipeline\_19513>.

Found 19-bit shift register for signal <delayPipeline\_19494>.

Found 4-bit shift register for signal <delayPipeline\_19490>.

Found 5-bit shift register for signal <delayPipeline\_19485>.

Found 4-bit shift register for signal <delayPipeline\_19481>.

Found 19-bit shift register for signal <delayPipeline\_19462>.

Found 4-bit shift register for signal <delayPipeline\_19458>.

Found 454-bit shift register for signal <delayPipeline\_19004>.

Found 21-bit shift register for signal <delayPipeline\_18981>.

Found 7-bit shift register for signal <delayPipeline\_18972>.

Found 21-bit shift register for signal <delayPipeline\_18949>.

Found 456-bit shift register for signal <delayPipeline\_18491>.

Found 23-bit shift register for signal <delayPipeline\_18468>.

Found 9-bit shift register for signal <delayPipeline\_18459>.

Found 23-bit shift register for signal <delayPipeline\_18436>.

Found 458-bit shift register for signal <delayPipeline\_17978>.

Found 21-bit shift register for signal <delayPipeline\_17957>.

Found 11-bit shift register for signal <delayPipeline\_17946>.

Found 21-bit shift register for signal <delayPipeline\_17925>.

Found 460-bit shift register for signal <delayPipeline\_17465>.

Found 19-bit shift register for signal <delayPipeline\_17446>.

Found 13-bit shift register for signal <delayPipeline\_17433>.

Found 19-bit shift register for signal <delayPipeline\_17414>.

Found 462-bit shift register for signal <delayPipeline\_16952>.

Found 17-bit shift register for signal <delayPipeline\_16935>.

Found 15-bit shift register for signal <delayPipeline\_16920>.

Found 17-bit shift register for signal <delayPipeline\_16903>.

Found 464-bit shift register for signal <delayPipeline\_16439>.

Found 17-bit shift register for signal <delayPipeline\_16407>.

Found 465-bit shift register for signal <delayPipeline\_15927>.

Found 17-bit shift register for signal <delayPipeline\_15895>.

Found 464-bit shift register for signal <delayPipeline\_15416>.

Found 17-bit shift register for signal <delayPipeline\_15399>.

Found 15-bit shift register for signal <delayPipeline\_15384>.

Found 17-bit shift register for signal <delayPipeline\_15367>.

Found 462-bit shift register for signal <delayPipeline\_14905>.

Found 19-bit shift register for signal <delayPipeline\_14886>.

Found 13-bit shift register for signal <delayPipeline\_14873>.

Found 19-bit shift register for signal <delayPipeline\_14854>.

Found 460-bit shift register for signal <delayPipeline\_14394>.

Found 21-bit shift register for signal <delayPipeline\_14373>.

Found 11-bit shift register for signal <delayPipeline\_14362>.

Found 21-bit shift register for signal <delayPipeline\_14341>.

Found 458-bit shift register for signal <delayPipeline\_13883>.

Found 23-bit shift register for signal <delayPipeline\_13860>.

Found 9-bit shift register for signal <delayPipeline\_13851>.

Found 23-bit shift register for signal <delayPipeline\_13828>.

Found 456-bit shift register for signal <delayPipeline\_13372>.

Found 21-bit shift register for signal <delayPipeline\_13349>.

Found 7-bit shift register for signal <delayPipeline\_13340>.

Found 21-bit shift register for signal <delayPipeline\_13317>.

Found 454-bit shift register for signal <delayPipeline\_12861>.

Found 4-bit shift register for signal <delayPipeline\_12857>.

Found 19-bit shift register for signal <delayPipeline\_12838>.

Found 4-bit shift register for signal <delayPipeline\_12834>.

Found 5-bit shift register for signal <delayPipeline\_12829>.

Found 4-bit shift register for signal <delayPipeline\_12825>.

Found 19-bit shift register for signal <delayPipeline\_12806>.

Found 4-bit shift register for signal <delayPipeline\_12802>.

Found 452-bit shift register for signal <delayPipeline\_12350>.

Found 6-bit shift register for signal <delayPipeline\_12344>.

Found 17-bit shift register for signal <delayPipeline\_12327>.

Found 6-bit shift register for signal <delayPipeline\_12321>.

Found 6-bit shift register for signal <delayPipeline\_12312>.

Found 17-bit shift register for signal <delayPipeline\_12295>.

Found 6-bit shift register for signal <delayPipeline\_12289>.

Found 450-bit shift register for signal <delayPipeline\_11839>.

Found 8-bit shift register for signal <delayPipeline\_11831>.

Found 15-bit shift register for signal <delayPipeline\_11816>.

Found 8-bit shift register for signal <delayPipeline\_11808>.

Found 8-bit shift register for signal <delayPipeline\_11799>.

Found 15-bit shift register for signal <delayPipeline\_11784>.

Found 8-bit shift register for signal <delayPipeline\_11776>.

Found 449-bit shift register for signal <delayPipeline\_11327>.

Found 9-bit shift register for signal <delayPipeline\_11318>.

Found 13-bit shift register for signal <delayPipeline\_11305>.

Found 9-bit shift register for signal <delayPipeline\_11296>.

Found 9-bit shift register for signal <delayPipeline\_11286>.

Found 13-bit shift register for signal <delayPipeline\_11273>.

Found 9-bit shift register for signal <delayPipeline\_11264>.

Found 449-bit shift register for signal <delayPipeline\_10815>.

Found 10-bit shift register for signal <delayPipeline\_10805>.

Found 11-bit shift register for signal <delayPipeline\_10794>.

Found 10-bit shift register for signal <delayPipeline\_10784>.

Found 10-bit shift register for signal <delayPipeline\_10773>.

Found 11-bit shift register for signal <delayPipeline\_10762>.

Found 10-bit shift register for signal <delayPipeline\_10752>.

Found 449-bit shift register for signal <delayPipeline\_10303>.

Found 11-bit shift register for signal <delayPipeline\_10292>.

Found 9-bit shift register for signal <delayPipeline\_10283>.

Found 11-bit shift register for signal <delayPipeline\_10272>.

Found 11-bit shift register for signal <delayPipeline\_10260>.

Found 9-bit shift register for signal <delayPipeline\_10251>.

Found 11-bit shift register for signal <delayPipeline\_10240>.

Found 449-bit shift register for signal <delayPipeline\_9791>.

Found 12-bit shift register for signal <delayPipeline\_9779>.

Found 7-bit shift register for signal <delayPipeline\_9772>.

Found 12-bit shift register for signal <delayPipeline\_9760>.

Found 12-bit shift register for signal <delayPipeline\_9747>.

Found 7-bit shift register for signal <delayPipeline\_9740>.

Found 12-bit shift register for signal <delayPipeline\_9728>.

Found 449-bit shift register for signal <delayPipeline\_9279>.

Found 13-bit shift register for signal <delayPipeline\_9266>.

Found 5-bit shift register for signal <delayPipeline\_9261>.

Found 13-bit shift register for signal <delayPipeline\_9248>.

Found 13-bit shift register for signal <delayPipeline\_9234>.

Found 5-bit shift register for signal <delayPipeline\_9229>.

Found 13-bit shift register for signal <delayPipeline\_9216>.

Found 449-bit shift register for signal <delayPipeline\_8767>.

Found 14-bit shift register for signal <delayPipeline\_8753>.

Found 14-bit shift register for signal <delayPipeline\_8736>.

Found 14-bit shift register for signal <delayPipeline\_8721>.

Found 14-bit shift register for signal <delayPipeline\_8704>.

Found 449-bit shift register for signal <delayPipeline\_8255>.

Found 15-bit shift register for signal <delayPipeline\_8240>.

Found 15-bit shift register for signal <delayPipeline\_8224>.

Found 15-bit shift register for signal <delayPipeline\_8208>.

Found 15-bit shift register for signal <delayPipeline\_8192>.

Found 449-bit shift register for signal <delayPipeline\_7743>.

Found 15-bit shift register for signal <delayPipeline\_7728>.

Found 15-bit shift register for signal <delayPipeline\_7712>.

Found 15-bit shift register for signal <delayPipeline\_7696>.

Found 15-bit shift register for signal <delayPipeline\_7680>.

Found 449-bit shift register for signal <delayPipeline\_7231>.

Found 14-bit shift register for signal <delayPipeline\_7217>.

Found 14-bit shift register for signal <delayPipeline\_7200>.

Found 14-bit shift register for signal <delayPipeline\_7185>.

Found 14-bit shift register for signal <delayPipeline\_7168>.

Found 449-bit shift register for signal <delayPipeline\_6719>.

Found 13-bit shift register for signal <delayPipeline\_6706>.

Found 5-bit shift register for signal <delayPipeline\_6701>.

Found 13-bit shift register for signal <delayPipeline\_6688>.

Found 13-bit shift register for signal <delayPipeline\_6674>.

Found 5-bit shift register for signal <delayPipeline\_6669>.

Found 13-bit shift register for signal <delayPipeline\_6656>.

Found 449-bit shift register for signal <delayPipeline\_6207>.

Found 12-bit shift register for signal <delayPipeline\_6195>.

Found 7-bit shift register for signal <delayPipeline\_6188>.

Found 12-bit shift register for signal <delayPipeline\_6176>.

Found 12-bit shift register for signal <delayPipeline\_6163>.

Found 7-bit shift register for signal <delayPipeline\_6156>.

Found 12-bit shift register for signal <delayPipeline\_6144>.

Found 449-bit shift register for signal <delayPipeline\_5695>.

Found 11-bit shift register for signal <delayPipeline\_5684>.

Found 9-bit shift register for signal <delayPipeline\_5675>.

Found 11-bit shift register for signal <delayPipeline\_5664>.

Found 11-bit shift register for signal <delayPipeline\_5652>.

Found 9-bit shift register for signal <delayPipeline\_5643>.

Found 11-bit shift register for signal <delayPipeline\_5632>.

Found 449-bit shift register for signal <delayPipeline\_5183>.

Found 10-bit shift register for signal <delayPipeline\_5173>.

Found 11-bit shift register for signal <delayPipeline\_5162>.

Found 10-bit shift register for signal <delayPipeline\_5152>.

Found 10-bit shift register for signal <delayPipeline\_5141>.

Found 11-bit shift register for signal <delayPipeline\_5130>.

Found 10-bit shift register for signal <delayPipeline\_5120>.

Found 449-bit shift register for signal <delayPipeline\_4671>.

Found 9-bit shift register for signal <delayPipeline\_4662>.

Found 13-bit shift register for signal <delayPipeline\_4649>.

Found 9-bit shift register for signal <delayPipeline\_4640>.

Found 9-bit shift register for signal <delayPipeline\_4630>.

Found 13-bit shift register for signal <delayPipeline\_4617>.

Found 9-bit shift register for signal <delayPipeline\_4608>.

Found 449-bit shift register for signal <delayPipeline\_4159>.

Found 8-bit shift register for signal <delayPipeline\_4151>.

Found 15-bit shift register for signal <delayPipeline\_4136>.

Found 8-bit shift register for signal <delayPipeline\_4128>.

Found 8-bit shift register for signal <delayPipeline\_4119>.

Found 15-bit shift register for signal <delayPipeline\_4104>.

Found 8-bit shift register for signal <delayPipeline\_4096>.

Found 450-bit shift register for signal <delayPipeline\_3646>.

Found 6-bit shift register for signal <delayPipeline\_3640>.

Found 17-bit shift register for signal <delayPipeline\_3623>.

Found 6-bit shift register for signal <delayPipeline\_3617>.

Found 6-bit shift register for signal <delayPipeline\_3608>.

Found 17-bit shift register for signal <delayPipeline\_3591>.

Found 6-bit shift register for signal <delayPipeline\_3585>.

Found 452-bit shift register for signal <delayPipeline\_3133>.

Found 4-bit shift register for signal <delayPipeline\_3129>.

Found 19-bit shift register for signal <delayPipeline\_3110>.

Found 4-bit shift register for signal <delayPipeline\_3106>.

Found 5-bit shift register for signal <delayPipeline\_3101>.

Found 4-bit shift register for signal <delayPipeline\_3097>.

Found 19-bit shift register for signal <delayPipeline\_3078>.

Found 4-bit shift register for signal <delayPipeline\_3074>.

Found 454-bit shift register for signal <delayPipeline\_2620>.

Found 21-bit shift register for signal <delayPipeline\_2597>.

Found 7-bit shift register for signal <delayPipeline\_2588>.

Found 21-bit shift register for signal <delayPipeline\_2565>.

Found 456-bit shift register for signal <delayPipeline\_2107>.

Found 23-bit shift register for signal <delayPipeline\_2084>.

Found 9-bit shift register for signal <delayPipeline\_2075>.

Found 23-bit shift register for signal <delayPipeline\_2052>.

Found 458-bit shift register for signal <delayPipeline\_1594>.

Found 21-bit shift register for signal <delayPipeline\_1573>.

Found 11-bit shift register for signal <delayPipeline\_1562>.

Found 21-bit shift register for signal <delayPipeline\_1541>.

Found 460-bit shift register for signal <delayPipeline\_1081>.

Found 19-bit shift register for signal <delayPipeline\_1062>.

Found 13-bit shift register for signal <delayPipeline\_1049>.

Found 19-bit shift register for signal <delayPipeline\_1030>.

Found 462-bit shift register for signal <delayPipeline\_568>.

Found 17-bit shift register for signal <delayPipeline\_551>.

Found 15-bit shift register for signal <delayPipeline\_536>.

Found 17-bit shift register for signal <delayPipeline\_519>.

Found 464-bit shift register for signal <delayPipeline\_55>.

Found 17-bit shift register for signal <delayPipeline\_23>.

Unit <Houghtransform> processed.

=========================================================================

Final Register Report

Macro Statistics

# Registers : 238

Flip-Flops : 238

# Shift Registers : 356

10-bit shift register : 16

11-bit shift register : 28

12-bit shift register : 16

13-bit shift register : 28

14-bit shift register : 16

15-bit shift register : 28

17-bit shift register : 20

19-bit shift register : 16

21-bit shift register : 16

23-bit shift register : 8

4-bit shift register : 16

449-bit shift register : 30

450-bit shift register : 4

452-bit shift register : 4

454-bit shift register : 4

456-bit shift register : 4

458-bit shift register : 4

460-bit shift register : 4

462-bit shift register : 4

464-bit shift register : 4

465-bit shift register : 1

5-bit shift register : 12

6-bit shift register : 16

7-bit shift register : 12

8-bit shift register : 16

9-bit shift register : 29

=========================================================================

=========================================================================

\* Partition Report \*

=========================================================================

Partition Implementation Status

-------------------------------

No Partitions were found in this design.

-------------------------------

=========================================================================

\* Final Report \*

=========================================================================

Clock Information:

------------------

-----------------------------------+------------------------+-------+

Clock Signal | Clock buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

clk | BUFGP | 2618 |

-----------------------------------+------------------------+-------+

Asynchronous Control Signals Information:

----------------------------------------

-----------------------------------+------------------------+-------+

Control Signal | Buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

reset | BUFGP | 1058 |

-----------------------------------+------------------------+-------+

Timing Summary:

---------------

Speed Grade: -3

Minimum period: 163.048ns (Maximum Frequency: 6.133MHz)

Minimum input arrival time before clock: 1.338ns

Maximum output required time after clock: 2.775ns

Maximum combinational path delay: No path found

=========================================================================

Process "Synthesize - XST" completed successfully

# 128\*384, Kreis mit Kreuz

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAABMIAAACgCAIAAABhZle1AAAAAXNSR0IArs4c6QAAMcRJREFUeF7tnU9oa1ea4K9m1ava1RtCk6I7SK/AqENBZyV3iIcwBfLrhSsLQSCDq6pBWhUWBFNQONiQRyCYgEWtZKhJPyZQjBZV3tiCGgI2GWsxZFGkhBZPIt1UmBn69WZoeu/5zjn3/x/pWrr6c69+l0diX58/3/c795x7vvN959zSw8ODxQUBCEAAAhCAAAQgAAEIQAACEEhHoHR7e5suJakgAAEIQAACEIAABCAAAQhAYEsJvPPOO67mpbOzsy3FgNoQgAAEIAABCEAAAhCAAAQgkI7A6elpwIx87e+939OVQCoIQAACEIAABCAAAQhAAAJrI/DDf7+TsEoMmdU0gKHtNyP/w2oqphYIQAACEIAABCAAAQhAAAIQKAYBzMhitCNaQAACEIAABCAAAQhAAAIQWBEBzMgVgaYaCEAAAhCAAAQgAAEIQAACxSCAGVmMdkQLCEAAAhCAAAQgAAEIQAACKyKAGbki0FQDAQhAIEzgvtV6q9T6pA+ZRxEYflISbp/+dvKoXOtKbKT94n6u+jN5QkwhP++8mksEMkEAAhCAQNEIfGd9+pbV0v9iXk/39p/kr19+N011zMiiPRjoA4FtJ2Amze6/x8+eX/12d04rJTjp99kP/S+UPK2hbpto+Y+vcUaBj3sGgsQ23Ty7b/36d9YbH45/+X45tZqZ4rICpaWWYX0Jd7sff1izvml/nhPDe32kqBkCEIDAFhF440Or+7X1wW5E5V11/+MPZ6PAjJzNiBQQgED+CLx30/36ofv7ize+aX/k2G8ptXjy/r3kfYyVkrJgO1m0/AVrXCi72JBHl5bBpf8tT/HHYYpPPfnyN5eW1Xz2CBsyXNBCuLLQYfVlPHn/ReNN69vPzs1CBhcEIAABCEBgcQKYkYszpAQIQGBTCbx+9DPxw1iX18YP43e7KS/l5Muf+wIO3dg/v1MxnCVayGzdh5/sf6VSXf7a+CSjkYrOHePA9P5JvOt3nU99d4yrcEqBxrFp/tl+RVuvXbucoHv21Z+VZfHGX1cCavgk9HyqRpKfO+W4irgBkykThMSzc3VeqUrf/0K1yK4dReP+yRXuu+uvv7Gs9w6q7p1oAyk+HkOBkIhrLoHDpcU8V0o4VwbxnQavhKcurqG9jLEtMqtqn1O9/Df/WTrC8F+mhifNfpRJAQEIQAACEHAIYEbyLEAAAkUm8OQHyuL49p/Gyh47upRgSOVz6zR1jJ/17j805a9f3andicM7cXNZb//D0RO/iSKeujcvPlZuunFDgihjCpm9Q6/6q5u3VZnNX6hyup4JFAFf/ZVxCY7Fd2RZtcZ/qVuvH/3S9hOqm99+digmVmKB962PPhsY1+Iv3pPEFd+eh8bP9E1R/A++fXo2n88qActzyhPxTfXZ1w8qSFKs4rsDU1GgzCkJ4nRxqup9Lqit7/1Itcig999Ui7z6n71vQy3y55G6807dzhXXHGJIm6hX17k6g/8jBQ6XFvtI6MhbtyGCOMvxT900OAntkU59k1k39OD//rnInR3dIAABCEBglQQwI1dJm7ogAIG1ETA2iVhWyl5SFou2LXcPlIH3u6uhNfkXZQ82f+TbJBA0LMvv/urIii0ka52Gn1R631hvd+7ffV0V7TgY1c3ply2wtrKq73gWsspVfuqZx/5Sdrvdr42Vqy7FZ/qRP2/uuOWEfZimiKkJEnXRtpyysX0t8qf/MQi1SEj9+DZ1FUl5DM98AjuixMrgb4iYJkt46tI3tClzDvX/959nr3pk/ThTHgQgAAEIbDaB1GfqhNTAjNzsdkU6CEBgMQKhoE3XSaVcVb8Sc6v+Y+1Y++NvVbTkGx8eT3EVuoJECllMxGBu40wTR5bZ9S6/ioPR1Kj8fku56h8Yh6dsJZXyJy+XdKTnNF08W85pkU/OxWxO0yKh5lBbH8Xb7BqTCxyEmx7+Ix+JmKcufV2hR+BR6v/lD9KfS7SUR41CIQABCEBg4wjoM3XMP7N+nfLCjEwJimQQgEAOCXzX+VyCPN+8+Nn7ZSd6M3zKyJO/a4jt9NVn7W+t2lt/F5hk2w6935gvJUy+/KRjmRDZpKNKPC+TpOr/UW2KC7g3ZxN0BP5YmbjqevVP4pEzl/GXTrv8HsgZDrHYYnTIqOe3zNqeTKmL3SK/E49xuEWsH+xIY7kutaQ2tZSL1bGKZ0NPTJFG4FgZnvy1rE14ckYriD51aeoKWfiPUl+vp9Re+8ECOMgKAQhAAAIQ8BHAjORxgAAEikjgd/sqePUn7W9lZ+N/1dsdxbRQ3jZzzo3vBJrXj54ZL997J+FFOMmid1F+pNJXemLFJRViIxS3ngSImirkWJ1a4/dmJ6TtfbKP2Enk/X++PBVrVm011DWqb/090fsqdSzu4ddexoQCzacdtO5mf2DMQd7B2gOH+pi9o2LB7h6rzZlajMgJMfM/LWZXYUSXSIFTWuT1Z2/5TxyNaw7vkCHT+j6f8yz+YUkSBA7Cj5PBORlVRVDHA4zoOANObIukVV/0mqgI4Tcbf/OYZeb5W5qcEIAABCCwBQRKZ2dnr/396RZoiooQgAAEIJALAnKWqdkd+hBjBusvlDzyu5G50HqJQroRs5v9NZclEqBoCECgkAR++O93t7e3GDKPbtzvrE9/YlkfWr98PzHrq99aH31mNX7vhbka2qenntmIN/LR5MkAAQhAAAJLJGC+6vHmxY+j30SWWne75hBa+3MmS5SjKEWb83t1aHdRVEIPCEAAAhCYn0DrJ5Y+dNBqvZX4T2xIuXpibSZfeCPnbwNyQgACEIAABCAAAQhAAAJrIYA3cpXY8UaukjZ1QQACEIAABCAAAQhAAAIQKCABgloL2KioBAEIQAACEIAABCAAAQhAYHkEMCOXx5aSIQABCEAAAhCAAAQgAAEIFJCA2hu5t7dXQM1QCQIQgAAEIAABCEAAAhAoLgE5OxRDZmXNGzqpVZmRK6ubiiAAAQhAAAIQgAAEIAABCEAgjwT8H/xQZuTp6Wt5VAOZIQCBlRG4u/uhXoJirFgZciraLAJ0gc1qD6RZOQG6wMqRUyEENouAMwjw3cjNahekgQAEIAABCEAAAhCAAAQgkBsCHLGTm6ZCUAhAAAIQgAAEIAABCEAAAptAADNyE1oBGSAAAQhAAAIQgAAEIAABCOSGAGZkbpoKQSEAAQhAAAIQgAAEIAABCGwCgc02I/tflEqtUmu4CaSQAQIQWAaBfqsl3bzVX0bZlAmBPBCY/qabfLkr78HdLyd+VXg55qFhkTFAgIeWBwIChSMQNCMX6OSTzqcyF9ztvJqGKFi+b/o4FGOxVPrCzCSjRaUqPFDxjAIL144oBIHVEkjsy6sVg9ogsF4CpiPMtQ7y+PfaelWldggECTCj44mAwNYTyMwbWT765cND9/7oyeJIo0UtWPiC2RfXiBIgAAEIQKB4BPpXXxmlLp8HvYUpVOXFlAISSXJPgBld7psQBSCQTGC2GWlWTM0/19loHInuPxWQ5l+XchZoVYJQKE6cKP3Wry/V/a/2jU8y6hR17oTqVfGuJuAnKOGUAmPUMYXvfmqXk0JgnigIQCCJgL+T2iNG3IDgJtvXnZ8LAvkjMPnyuTy9tbebNcsafH2tok5fdXZ9zkn75fLlJO49FXhpGuVjk5k/DXoV85qLvqEe+cLNH2ckzhUBZnS5ai6EhcBCBGaZkf0vKu1vreYvxNN407QG7Y+Mxahmfs7NcP3yStv/yqo1xg/dh4ePL6qz5at3f9FUqd6+UVk+qCfnqHclgS5WXtvWGxfHVav87r26Y98ctD/vTKzEAmPVsat764XWUd7W52zTmt1opIBADAFZppHBoXbxse6SOjxBZsb7X9l3bt6W/nUooe/TxxDQQiAPBCbXXw/Eimz8+LjxhmV927uWPR1Pjk7eFtkvr9SWfuOrbJ68W457T8WoOCWZfqWOL96we5CbObZ/5YEeMhaVADO6orYsekEgSmCGGWm/BQ+ULVg/sN+O/pvREr0Xp/rbk6Puu+WswfdbH7UHVvPml0e6aMfBqG5Ov2LVsbNU/2PmcmatN+VBIB8EZL3JDV4wU21zRy0wyc+jV9PHkHwoiZTbTuDVde9bWc1sPHtSfvaW8kf2/qT8kfUfqVXRyz/2rVcvlS359oFeGU35npqerPz0L00P8qzIuP617S2D/rkiwIwuV82FsBAIEJjljdw8XMbdIb7QrvNuFn+p8XUoXyIXBCCwPgJqG4y4HPWlTEfnmGXXP6m8lN0UIQrrU4GaIZCKQP8PeuHy23alVar01I92JEv1WHyG1ldXnT/J3drFj+VNJa+tNO+plMmi4tG/UjUZiTaPADO6zWsTJILAIwjMMCNdD6QU6ToQKjvyjrSGL+MPZbWz2OcNvOq0fAcPeMu0qoArtSfKXqlNK/Lky0MJspXwHmcmOh7JerC5zNLvtCtWnbRVkw4CEHAJTOnL9Q+UrThuqMBzy7L9J+0/+EPFp48hYIbA5hMwL0TXflPhpk4sq3FOXrbFilS+Srmf8j01M1nUjR/bvzafHhIWgQAzuiK0IjpAYCECcWbk5a/tE2tkK3/9A/V21HfMlifxAZaPfiZbE02UWszxGDKJ1Dug9HkAH7UDpl21+yDbIM1ROnKszhsXY7MT0l6+tY/YSdTo/3UO7UVf97CBit5XqYX5vOdlTCgwTp2F+JEZAltKIL4ve0dYiX/GLPfIgKBMStPr7ZO6ZowhW4oUtXNEwCyD2laiWi7RpqOOZZVf3j0xoTHNZ2bnhdktFnlPhfWdlky/Uv2ROHbmuP6VI46ImmcCzOjy3HrIDoEsCJTOzs5OT1+btyg5lU52JMrRONPOxZm3cPJBAAKbQuDu7oe3t7cLjBWboghyQGA+AnSB+biRqzAE6AKFaUoUgcB8BJxB4NTNPt/eyGHLdiyIDel6FOcTiVwQgAAEIAABCEAAAhCAAAQgkCcC85mREslgvrEh/+zjUvOkNLJCAAIQgAAEIAABCEAAAhCAwLwE5jMj562NfBCAAAQgAAEIQAACEIAABCCQcwKYkTlvQMSHAAQgAAEIQAACEIAABCCwWgKYkavlTW0QgAAEIAABCEAAAhCAAARyTkCd1Lq3t5dzLRAfAhBYOgE5qZWxYumUqWCDCdAFNrhxEG0VBOgCq6BMHRDYYAL60H7vpFZlRm6wtIgGAQhAAAIQgAAEIAABCEAAAusnEDYj/b+vXzokgAAENo/A3d1daAlq82REIggskQBdYIlwKToPBOgCeWglZITAEglEBwH2Ri4RN0VDAAIQgAAEIAABCEAAAhAoHgHMyOK1KRpBAAIQgAAEIAABCEAAAhBYIgHMyCXCpWgIQAACEIAABCAAAQhAAALFI4AZWbw2RSMIQAACEIAABCAAAQhAAAJLJJCdGTnp7O52JhmK2m+V9NXqJxSaeY0ZCk9REIAABCAAAQhAAAIQgAAECkrAZ0aKVVYqeZbgmo20fmt/eDF+kKtbd9hrCc01v5y+QvzFzG7fJCBrBjVbcFJAAAIQgIAi4KxOBtc8+y3n98D7YdoqJjghsGEEvGc3tKLvPd5eB3DX52OmVU4nSV7D3zDNEQcCEHgUgWgfj9xRI0OiF89fWdAbWWtWe4eZuhQfpZgv8eTl0Ko+Lfuz91uVXkMblg8PN9XR2P5b+ej+/iiQcGadNWOfPjyMG71KKkyqyDkqmikJCSAAAQhAYDUE5EW5b93osd99aehZ9P6lI4AM8+bloF4zTau2U1mNaNQCgcUITDqHzgTpptp25nHBx1t+czrAjbVvjM3xqGq6hEyrdDZZwjedZHwx3E89P1pMeHJDAAKrIxDTx/tXl03V7W+al8/1wNA/b1dvPC/eFOFCQa07xyfV9rkvitTvajM/q/+2Wtot2OrbC1nOUDM6t92F0aVdfUeX0FHBqsHByVsPM/fFYmwPrMv9gNtR7ruGZb3raudJ6BrTuvTElTkfjfLTqvtbNL1/XdpW3FbC5xKVsbs9GLQrxrMZKiSobxqJVvccURMEIACBbSLQv5IIl/B7UdmN44talMOk8/yyefLIJcptwomum0qgsuM+z8HHezwaNA9MeFf9oDnQi/HeZMpkU9NJk6b8rFEbvsxyp9KmAkMuCGwTgRR9XF5/w4tjNxR0Kp3I3sh6V1apZqxADYY7L7TRun9omR+M9Wruq0Usy17VqoxOXL+fWR4btEcHgUhVYzSa9TBn9avelfe68Rl6nkYZ9rRhGS+cb5lNxcFKmZGqoyAEpr3aHE3vSRWYZCiz0V680y7R8tELW9T7o3FMpa6+4Yzb9NCiKwQgAIE1E5DhXi/4Td9y7wgpa7FW2tfomhWjegjocKmTkXm8JW7rRdL6h2sXitEYtBEn1z2r8cwf2SXr7MbU5IIABApJwO3j9WMJPpDBY18vnipXZOo11JgjdlRpxixMump6rJFRyP3BpDS/mkUsGX1UYKo2/NS4Ji47PR7VIm9mSebcVBkvr5KO1Kl3tUl6cBVz8I4aAX0lx1btquPOJZ7vjI2ZGk3vkyqAQTkwRSlly/pcojrJdH2nZCzk04lSEIAABDaLgI7aSROuhytysxoOaWYTcALVZA1+EIgp87LKAr1s5HHnZP59Q3rTUKLxObt2UkAAAnkm4O7n6NZtV2TaPdJxJ7WKg63RO7/OAoi7C1G9ulNF2c6uVVmT4gBNtDbtEqZUbf6kBlvfSlsovUR/xItijNlYW1YZyfauyxh9p2acrTYpIAABCEAgCwKzwvVwRWZBmTJWSMALQpPpoMR1JbgC3LmiCvhyN/7KfNFdU/fJrBbT2Ry8wkakKgismEBMH9e7rGVFybdbcrq5Ff/Bj/LRidWW3Yn6cmwtcfglWFZhvVVKia5X3tKERTF/Dl8yO2MsR4ladcNZo5rLtMDy1ZWmahlPJX7XxMhG06udA73rqE920mkpT63YhDIMOzEhBtH0SmMzrviJoToIQAACW0pAbYuwJ9fqTRM6ws0/e2ZX5JY+IjlW2z/9mP54KyXVHhs7glWd2eC3IVU3MbPG2cXkmBeiQ2BrCUzt44+KZ9UIk74bKVskm+rvauufDpgtlQ5H1ZhzCPwN4QSLqhNVletRbXG0M4cPy/Fn85KpPZJJPksxFN2yYqIvfIKq7ZPpqrZTyeE40fRCoGpvpFHn/ThX+anl3LVDQMTm1ps2dzuVafpGM27tM4ziEIAABFZOwAvpc15RekK9q/dcqGFdrynqGTa7IlfeOlS4GAHfHGbK423HqakU9oYe5R7w9gzryZBaX9dbkVKe1LiY4OSGAARWSyC5j/uO1nGOo5FvL04/a6d0dnZ2enq6WhXyVpuMvFcHWcXk5k155IWAInB3d3d7e8tYwdOwtQToAlvb9ChuCNAFeBIgsOUEooNAkjdyy0Ep9b3vh8hXlDLa1wlWCEAAAhCAAAQgAAEIQAACeSeAGZnYgvbBsBkeDpT3hwX5IQABCEAAAhCAAAQgAAEIJO+NhA0EIAABCEAAAhCAAAQgAAEIQCCGAN5IHgsIQAACEIAABCAAAQhAAAIQeAQBzMhHwCIpBCAAAQhAAAIQgAAEIAABCKiTWvf29gABAQhAYDoBOamVsYKHZJsJ0AW2ufXRXQjQBXgMILDlBEKH9iszcsuJoD4EIAABCEAAAhCAAAQgAAEITCfg//Yb343kaYEABGYT4IthsxmRotAE6AKFbl6Um02ALjCbESkgUGgCfDey0M2LchCAAAQgAAEIQAACEIAABJZPgCN2ls+YGiAAAQhAAAIQgAAEIAABCBSIAGZkgRoTVSAAAQhAAAIQgAAEIAABCCyfAGbk8hlTAwQgAAEIQAACEIAABCAAgQIRyM6MnHR2dzuTDNH0WyV9tfoJhWZeY4bCUxQEIAABCEAAAhCAAAQgAIGCEvCZkWKVlUqeJbhmI63f2h9ejB/k6tYd9lpCc80vZ0ivmF9PTtxqotUV9DlALQhAAAJFJNBvRdY31RKlfdNZrfSWK6N3ikgFnYpHwJsghZ54fxeIPN4x0yq6QPEeDjSCQJTAzJEh0YvnLyvojaw1q73DTF2K87bc5OXQqj4t+7P3W5VeQxuWDw831dHY/lv56P7+KJBw3jqdfN//6b2uZHxRqxlL9iHjGhaVkPwQgAAEIDCDgJ4h718GU8kc+bnVrOmbslpp3ZjBfriv35jRO1CGQB4ITDqHzgTpptp25nHBLiC/2Q/8w421b4zN8aiqu4CaVulsdIE8NDcyQmAhAuGXY//qsqkGgpvm5XM9MPTP29Ubz4s3pbJQUOvO8Um1fe6LIvU768zP6r+tlvbXtfr2QpZjsY7ObT+esxgWWh7TJXRUsGrQxvWSmftiMbYH1uV+wO0o913Dst51tfMkdJfQdOmJK3PzoM+0sHkEIA8EIAABCDyKgKwxqtVAXx4ZyZ/vjO+Pd4wVKW/OAx3tUn7WqA1fyhQ6cudRFZIYAhtAoLLjPvPBLjAeDewH3qofNAd6Md6bTJlsdIENaEFEgMCSCURfjoEKJ53nw4tjNxR0qjCRvZH1rqxSzXBkDoY7L7TRun9omR+M9Wruq5Vdy17VqoxOzDrXuGG7OQft0UEgUtUYjWY9zFkSrnddT6DnB5RhTxuW8cL5ltlUHKyUGal67laRZT5bQL8bdO7iyAgBCEAAAqsmIC8JeWPFh5aUn1bNrNq9ondWLS/1QSA9AZkWnowqeh+OxG29SArRUosl+hKj0f1Z35hc96zGM39kF10gPX5SQiDXBOrHEpEjg8f+ZfPkqKxckfK/dBrFHLGjSjNmYdJV02ONjELuDyal+dWs7MorWQWmasNPjWvtgXlJ1yIGriRzbqqMl1dJR+rUu9oiPbiKOXhHjYC+kmOrTkckJpUMpkoRZb/63KBzF0dGCEAAAhBYMQF5SQwGbT3RVu+jdmX36t9WLALVQWBpBJxgVFmDHwRiyrwaZYG+0TOmpuoD/n1DetNQovG5NKEpGAIQ2AgCyj2pr27ddkWm3SMdd1Jr+ehFo3d+nYVmzt5CW7gsihRLTjtAE61Nu5IsqzYGbKz9molKFAIBCEAAAksl4L4mnX3v9wffcytUq5k7FX/90TtLlY7CIbAIAS8ITZ5zietKcAW4nUAFfLkPvNovLLHeYe8DXWCRFiEvBHJJQO+ylhUl327J6eZW/Ac/ykcnVlt2J+rLCfVRa7npoKiUEoGvIiISFsX85fiS2Rlja5GAJDecNTq6iR/T8tWVsmqpSKXsXTu+VyVA6GQfSTPptJR3VoxJGXqDcSDpgJAKAhCAAAQ2jIDaKGFekM7IH72zYSIjDgRiCfjnPPHzmMAaiWzUsSNY1cEPfhuSLsATBoEtJvCoeFbNKem7kbJFsqn+Lp5JEzBbKh2Oqv6zCmIw2wFDKjJ/rI7AUVsc7czhw3L8ub1kao9k0slAYii6ZcVEX/gEVdsnp1btyKn3WfrDPFzJg8qVn1omFGrqnoMtfu5QHQIQgMDGEVAzZBO/mrCnXh8FYCL87FdP9M7GaYVAEIgh4JvzODMwtT4S6gJ2nJpKYZyP2j3gTYnkdES6AM8XBApPIOHl6DtaxzmORr69OP2sndLZ2dnp6WnhkaEgBCCwCIG7u7vb21vGikUYkjfXBOgCuW4+hF+cAF1gcYaUAIFcE4gOAkneyFyrifAQgAAEIAABCEAAAhCAAAQgsCwCmJHLIku5EIAABCAAAQhAAAIQgAAECkkAM7KQzYpSEIAABCAAAQhAAAIQgAAElkUAM3JZZCkXAhCAAAQgAAEIQAACEIBAIQlgRhayWVEKAhCAAAQgAAEIQAACEIDAsgiok1r39vaWVTzlQgACRSEgJ7UyVhSlMdFjHgJ0gXmokadABOgCBWpMVIHAPARCh/YrM3KeYsgDAQhAAAIQgAAEIAABCEAAAltDwP/tN74buTXNjqIQWIAAXwxbAB5Zi0CALlCEVkSHBQjQBRaAR1YIFIEA340sQiuiAwQgAAEIQAACEIAABCAAgTUS4IidNcKnaghAAAIQgAAEIAABCEAAAvkjgBmZvzZDYghAAAIQgAAEIAABCEAAAmskgBm5RvhUDQEIQAACEIAABCAAAQhAIH8EsjMjJ53d3c4kQwL9Vklfrb6v0Nib8ndTe+YyhNRZdvkZ0qMoCEAAAhCAAAQgAAEIQAACyyHgMyPFRiqVPEtwzSZTv7U/vBg/yNWtu6rH3lwOmDSlhhDF/HpyIkyDV4Bw4E+tvm4C3xWwoGdLtOYmmy0gKSAAAQisjYBvgHXGYWdhMrhcKRKqP2S7MLo2tal4ywn0W+6T7HWB0MPtS6Offft65Bxky0GjPgQ2mIC/jxsxY3u90+fVWJGq/we9kbVmtXeYqUtxXqSTl0Or+rQczB57c94aVpLv+z+9V5bww/iiVjNG8cP9kU8r56b+i7aXo3fSC1o+ug+Unj4nKSEAAQgUncB4VL3RY+3DTbWt3nSyMGnpO+OL4b7vjSnz6OdWs1Z0HuhXeALabNy/tPWcdA57DTMRsXuA+kMwjcwtr0yn0N3i+UZMCAvfTigIgWUSCPfxuF5/2VTd/qZ5afp8/7xdvfF58ZLFCwW17hyfVNvnvihSv4PLCxxttbTXzHWfOe/f0bntTXMWukJLX7qEjlrpCtq4XjJzv9+qtAfW5b4k9JbMfDf/9r2/9a+uhdeM/Ua0zAd8f46qY9PUS28mYXS5zr2jpFrTpSS3sbv4wmvrvsheF3Li4uOa9KBaCEAAAushUO86b8XKjrIR+1eXzQMd7VJ+1qgNX5pNGTJmPt8Z3x/vrEdIaoVAdgRkbVmtYkcLND1AX+E0XjcZjwaR1fzsZKMkCEBgNQSi40DiyGAEmnSeDy+OvVDQaWJG9kbWuzeWf1k2LvNguPNCG637h5b5wViv5r5awrLspd7K6MRe1WrYbs5Be3QQjFTVRqNZJHaWhOtd133nudd8N//7O38xTany0Unz8soYpDJPOPH7/8L5ZHnOrlyW50ZjJUxIZk+8+OF4kadg0K54MazahI7ecct38GryKrF6Dty1db/x70IOa7eIrOSFAAQgUAgCk+ue1Xjmj3YpP60OZPxXNqS81YjqKEQzo0SIgEwZTkZmzlHpNV5MmRmZ9eerA/+mInBCAAJFJVA/logc6fP72mRSrsiplpMfQ8wRO6q06YEMNf0CltUs9wdTpPnVrOzKK1nFoGqPohqz2gP9kpagzbCBK8mcmyqjbf8t1lb1A2NHeqvNSeXJ7EEJqawytQYXldkn3mIy2bld9+DuP/5rTAjrlKBWB68l2ll65dwtS4JWnKV03RAO5JB2mShAIRCAAARyTEBWBpPm0GJfDuylPPXOalfYHpnjhkb0MAEnilvW6QeBuLNwQrNGfXDF/mAeIghsBQHXLSV2kHFFJh4cEOIRd1Jr+ehFo3d+nQW5RXb6LVS/sSNnW5HKeFQOPRkunVjRJcvsttX9T7+/kIr/3NmVyZDZ5xAbtaJKj2i3UJVkhgAEIJBrAmrbo4Sshh0xarlwp+KL8LA3tOOXzHVrI7yfgBeoJtOQNPseZR5llv+5IACBLSGgd1BLqIKyn+zdkia4M+mK/+CHRIVabWcfoDOMqHXadBhVStlyosKEpi54mdJ8yeyMaWqZJZX20Mphr5Hg3lDGSaelAnLF3BJTbPjSisisxOtd600zMwj4UtqJl7StQFpXPJN/5bl/EwULaZfl91jSNBJpIAABCGwMARW+4bchnagVM7YvabjeGO0RZNsJ+KdkyU+8PWtQsNRUQxZXuCAAgW0h8Kh4Vg0l6buRskWyqW28oxcmYLZUOhxVZ5xc5+zrU04ydZSB2s1oZw4clhNqDi+Z2iOZ5mSgNFKpAFk3DNSpMZqx/NSy9yeaOKeozIKiapLEEPC2MkpYrORt9JzNjg6E7J49ty45XFDWyMXWt+VKbpqwdtkJQ0kQgAAEckVAL7d5Q7bEq+qjAMyui3Svnlzpi7AQUCsnJjxbHWzom974JijBNLKw78yJSmaqAUUIQCDfBEJ9XJSJ3tEa+o7WUauserfkrLN2SmdnZ6enp/kmFCt9QuxSXjXl5Ie8tlxB5L67u7u9vS3mWFGQJkKN5RKgCyyXL6VvPAG6wMY3EQJCYLkEooNAkjdyuXKsoPSZR7SuQAaqgAAEIAABCEAAAhCAAAQgUDwChTUjZbNjmvDY3LSobIknuiQ3rYWgEIAABCAAAQhAAAIQKDKBwpqRRW40dIMABCAAAQhAAAIQgAAEILA+ApiR62NPzRCAAAQgAAEIQAACEIAABHJIADMyh42GyBCAAAQgAAEIQAACEIAABNZHQJ3Uure3tz4BqBkCEMgHATmplbEiH02FlMshQBdYDldKzQ0BukBumgpBIbAcAqFD+5UZuZyKKBUCEIAABCAAAQhAAAIQgAAECkLA/+234n43siCNhRoQ2AgCfDFsI5oBIdZHgC6wPvbUvBEE6AIb0QwIAYH1Edii70auDzI1QwACEIAABCAAAQhAAAIQKDIBjtgpcuuiGwQgAAEIQAACEIAABCAAgcwJYEZmjpQCIQABCEAAAhCAAAQgAAEIFJkAZmSRWxfdIAABCEAAAhCAAAQgAAEIZE4gOzNy0tnd7UwyFLDfKumr1deFLl5+mhLSpMlQR4qCAAQgAAEIQAACEIAABCCQNwI+M1IsqFLJswTXbFD1W/vDi/GDXN36+qBqJiFj1r7hsvLS+Ize9YlMzRCAAAQg8BgC/Zb75vON59muiz5GHtJCYDkEvMc7/HSrdXv7nrOE76zhL0cUSoUABNZLwPfisyK9Xo0VthdvupRBb2StWe0dZupSnJfR5OXQqj4tz5s9q3zlo/vxRa0m9qwyZoVqpdfQtq1cN9V2xR51VQJ9jS+GzzeCX1YAKAcCEIBAgQnoefX+pavheFS9cUf4zXgbFpg+qq2UwKRz6MxgZP7ie7plCvncata0MLKEb+kuINOZ/VTTyJXqQGUQgMDiBMIvvv7VZVN1+5vmpTFi+uft6k0qL14oqHXn+KTaPjdRpPry+yTNz+q/rZZ20rX69tKWM9SMzm3nnbPQFVr60iV0VLBqcHAKO/36rUp7YF3uS8LAktmU8nWBXvnBaFjjQFRlOkrZLsWInG6amFYSqtbFiyPHtq13xxdW7zoQxzseDbTxm7zkt3jrUwIEIAABCGRDQJYKZb5sJtDqqnedN2dlx7ubTV2UAoFNIeB7umW68nxnfH+8o2VT08kDHQJWftaoDV9muVNpU5RHDghsO4Hwiy/EY9J5Prw4ThcKGtkbWe/eWLNWoAbDnRfaaN0/tMwPxno199UilqUXusQaHJ3YbrqG7eYctEcHoUhVZTSaBWBn9UtZaNoH+PBw75ptseWHMkoaU74rlVe4M1eIShVNE/eEiYO01njmd5CWn1YHo7FSvF0xdqkE4gp4WfKz5RKXpU7ABQEIQAACOSIwue5ZwQE/R8IjKgRiCMjU8WRkJisSWKXXxMWGlGmcf57l5XNnOMCEAASKTaB+LMEHyoi5bJ4clZUrUv6XTuWYI3ZUadMjM401JatZ7g+mMsfKUotYYl+pwFTtUTSeQGNx1SIGrjLP7Jsq4+WVzxkaVCJafjSjW75ZbPMVbpcVlSqaJh07L5UX1KqtZRl8leLKQeotbT+2TNJDAAIQgMB6CMjaoj3PXk/91AqBJRBwAlZlnX6g485ksWRgL4OrSZps1Ln6tyXUS5EQgMBmE1DuSX1167YrMu0e6biTWstHLxq98+ssVHbtq3WflRNQZj6p1MpcMIZV2Z87FX/R9updvav0PbjizJ0sHiLKgAAEILBCAmqnmET5pV2MXaFkVAWB+Ql4gWr61AflLnDnjioYTIWA3R98z60gOsOZv25yQgACuSCgd1BLqIJvt2Syc09pFP/Bj/LRidV2dhIaL6JZtkoHQaWU6HplUwU2Wsbn9iWzM86qJVp+Ykaf7WfLH5UqmiZeAHHTmmBdc6lQ2HDQk3AXw3LSaalUYkzKwMzeglnNyd8hAAEIbAgBta8dG3JDGgMxMiXgn/yo+VDsKYb1g6YdEpaYJFOhKAwCENggAo+KZ9VyJ303UrZINtXfxTNpAmZLpcNRdcaJA84WQXWcqTqmQG1xtDOHD8vxQ/OSqT2SU04GSi4/OaMoIieq+uWPShVN44inzmbVkR46QlWt4DV69jbIkjrNzF6v9vZGWjdyq/zUsjdLEhe1Qb0DUSAAAQiECCiz0R7k1SivVxvdAT14xBvsIJBvAr7JjzNLiyqkz8cwW5FSntSYbyhID4EtJBB68Xk2j3u0jlpQ0rslZ521Uzo7Ozs9Pd1CiKgMAQikJ3B3d3d7e8tYkZ4YKQtGgC5QsAZFnccSoAs8lhjpIVAwAtFBIMkbWTDFUQcCEIAABCAAAQhAAAIQgAAEsiGAGZkNR0qBAAQgAAEIQAACEIAABCCwJQQwI7ekoVETAhCAAAQgAAEIQAACEIBANgQwI7PhSCkQgAAEIAABCEAAAhCAAAS2hABm5JY0NGpCAAIQgAAEIAABCEAAAhDIhoA6qXVvby+bwigFAhAoLgE5qZWxorjNi2azCdAFZjMiRaEJ0AUK3bwoB4HZBEKH9iszcnYmUkAAAhCAAAQgAAEIQAACEIDAFhPwf/uN70Zu8YOA6hBITYAvhqVGRcJiEqALFLNd0So1AbpAalQkhEAxCfDdyGK2K1pBAAIQgAAEIAABCEAAAhBYGQGO2FkZaiqCAAQgAAEIQAACEIAABCBQBAKYkUVoRXSAAAQgAAEIQAACEIAABCCwMgKYkStDTUUQgAAEIAABCEAAAhCAAASKQCA7M3LS2d3tTDJk0m+V9NXqZ1hopKjMxV6msJQNAQhAAAIQgAAEIAABCEBg7QR8ZqQYVKWSZwmu2b7qt/aHF+MHubp1TUmL517KtgxJaH4NJnONUP9tv7U7ue5Z/+lfDzMv2bGBtR38m4Douq7dkxOfOo5Ea2a+9qcRASAAAQislYDvVZHtuuhataJyCCQR8E1WzJo9XYCHBQKFJ+D0e+c1544DjudOjQOpvHhBb2StWe0dZupSnLcpJi+HVvVpOZi9ZuzKh4fxxfB5sphuMscIFRqVXsPO+zBujK5dr+l4ZDX2vm9lWrKCv2/dGFEfHm6s//X03ha75lR0/1N/pY1eJVVrzUuTfBCAAAQgkILAeFS1x+6bansz3oYppCYJBOYk0L9yJivOvIouMCdKskEgJwTEZnSMlPsjbWj1ry6b6s1307w01lX/vF29sb1407UKBbXuHJ9U2+e+KFK/f8x19+22WtqV1urby1aODTQ6t11sPvea7ejTd3QJHRWsGrSavNUvc7/fqrQH1uW+ctvFmYvj0SBiYybrKTSsixcGlVzlo677s5CrPv0rX9YMSlYOzouxR7/endUS5afVBOk9MCyM56R7IiYEIJBjAt54Xdmp5VgPRIdAKgLeA+/MfugCqcCRCAJ5JdC/kmDPqYbJpPN8eHFsQkFnXZG9kfXujbU/wzU2GO680Ebr/qFlfjDWq7mvnIWWXsYVa3B0YvsPG7abc9AeHXiRqlo8ZTSaBWBZDdN117vjC9txZ1vKOuGgXTFGqcS7TtHPTWabui+HtcazkGPTcFH294EClWHJYkU+xsa1xajtVKJNNekc2mAebqqj8ay25O8QgAAEIJANAbUemPDiyKYCSoHAhhAw69VXB84WIlssusCGtA9iQCBLAmL5eGaSbe7Vj8X8UtbVZfPkqKxckfK/dJXGHLGjSpsSMirlGqtM1mrdH0xljrVWftaoDUZjFZiqPYpyiXdR7qg0EQNQkjk3VcbLq8QjdbzQU8cojVUyEtTqpHJ8e24ssGNF+oJasyg51iaMiuq24/Odsd9adlMqL6UANIb1LJdmuvYmFQQgAAEIzCIgi5u9hhfDMis5f4dAjgmUj9S+m4OrQPQXXSDHLYroEJhKQAew+nx3Kk7TbL6TtSTbFRnZLZlQYtxJreWjF43e+XUWrZBo0S1WuNhXxihNc6nEPb0bUmMSP6edS9mvYSfg4iV71c0SzsAReRJ1qXdVo8rgvvQDa2fJyt8hAAEIbAkBeX0mre1tCQHU3EIC9YOmOxehC2zhA4DK20dA+e6GLwPf2JAwSL2E6tstmezcU8TiP/hRPjqx2rI7UV/OwKKiNdNBViklWFQZVIGNlvG5fcnsjDNrEfXEAAwabMnBpOJeNUG2wSs2YCODknV1viNz+q2pMcJi20oYceyBSJNOS0ktxqTYmqGWnsmIBBCAAAQg8EgCKmYFG/KR0EieWwL2LEPJb2Y/5qRWukBuWxTBITCDgCwY2TsRrajh9Kh4Vl1R0ncjZYtkU/1dPJMmYLZUOhxVZ5w44ERpqmNRVQym2uJoZ046LEfV4SVTeySnBG96OxitGxUFKhnljFP7DB+n0hh+Yql5CStts+ElYEVmWrKqzqf3vqW3X065bAC7nX/27dIUw7L8VOxRExNMfBUjAwQgAIFlE9Crpd6+EY42WzZwyl8vAW+WoY5uVPMqusB6W4TaIbBsAp7tFDacfEfrKGNT75acddZO6ezs7PT0dNlCb2D5ErQR2VG+gWIiEgQ2gsDd3d3t7e12jhUb0QAIsW4CdIF1twD1r5kAXWDNDUD1EFg3geggkOSNXLekS6/fPaR16TVRAQQgAAEIQAACEIAABCAAgSIR2FozUjYccvZpkZ5kdIEABCAAAQhAAAIQgAAEVkRga83IFfGlGghAAAIQgAAEIAABCEAAAgUjgBlZsAZFHQhAAAIQgAAEIAABCEAAAsslgBm5XL6UDgEIQAACEIAABCAAAQhAoGAE1Emte3t7BdMKdSAAgcwJyEmtjBWZU6XAHBGgC+SosRB1GQToAsugSpkQyBGB0KH9yozMkfSICgEIQAACEIAABCAAAQhAAAKrJ+D/9lvp4eFh9RJQIwQgAAEIQAACEIAABCAAAQjklAB7I3PacIgNAQhAAAIQgAAEIAABCEBgPQQwI9fDnVohAAEIQAACEIAABCAAAQjklMD/BwHaEAI3Rqa1AAAAAElFTkSuQmCC)

Started : "Synthesize - XST".

Running xst...

Command Line: xst -intstyle ise -ifn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.xst" -ofn "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/Houghtransform.syr"

Reading design: Houghtransform.prj

=========================================================================

\* HDL Compilation \*

=========================================================================

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/imagedata.vhd" in Library work.

Package <testimage> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/maskdata.vhd" in Library work.

Package <maskdata> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/referencedata.vhd" in Library work.

Package <referencedata> compiled.

Compiling vhdl file "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd" in Library work.

Architecture behavioral of Entity houghtransform is up to date.

=========================================================================

\* Design Hierarchy Analysis \*

=========================================================================

Analyzing hierarchy for entity <Houghtransform> in library <work> (architecture <behavioral>).

=========================================================================

\* HDL Analysis \*

=========================================================================

Analyzing Entity <Houghtransform> in library <work> (Architecture <behavioral>).

Entity <Houghtransform> analyzed. Unit <Houghtransform> generated.

=========================================================================

\* HDL Synthesis \*

=========================================================================

Performing bidirectional port resolution...

Synthesizing Unit <Houghtransform>.

Related source file is "C:/Users/frank.schumacher/Merses/Work/VHDL/Correlation\_ShiftPipeline15052012/source/topx0.vhd".

WARNING:Xst:1780 - Signal <pixOut\_sig\_next> is never used or assigned. This unconnected signal will be trimmed during the optimization process.

WARNING:Xst:646 - Signal <delayPipeline<0><0>> is assigned but never used. This unconnected signal will be trimmed during the optimization process.

Found 8-bit register for signal <pixOut>.

Found 11935-bit register for signal <delayPipeline<1:11935>>.

Found 8-bit adder for signal <pixOut\_sig>.

Found 8-bit adder for signal <pixOut\_sig$addsub0000> created at line 68.

Found 8-bit adder for signal <pixOut\_sig$addsub0001> created at line 68.

Found 8-bit adder for signal <pixOut\_sig$addsub0002> created at line 68.

Found 8-bit adder for signal <pixOut\_sig$addsub0003> created at line 68.

Found 8-bit adder for signal <sum$add0000> created at line 68.

Found 8-bit adder for signal <sum$add0001> created at line 68.

Found 8-bit adder for signal <sum$add0002> created at line 68.

Found 8-bit adder for signal <sum$add0003> created at line 68.

Found 8-bit adder for signal <sum$add0004> created at line 68.

Found 8-bit adder for signal <sum$add0005> created at line 68.

Found 8-bit adder for signal <sum$add0006> created at line 68.

Found 8-bit adder for signal <sum$add0007> created at line 68.

Found 8-bit adder for signal <sum$add0008> created at line 68.

Found 8-bit adder for signal <sum$add0009> created at line 68.

Found 8-bit adder for signal <sum$add0010> created at line 68.

Found 8-bit adder for signal <sum$add0011> created at line 68.

Found 8-bit adder for signal <sum$add0012> created at line 68.

Found 8-bit adder for signal <sum$addsub0000> created at line 68.

Found 8-bit adder for signal <sum$addsub0001> created at line 68.

Found 8-bit adder for signal <sum$addsub0002> created at line 68.

Found 8-bit adder for signal <sum$addsub0003> created at line 68.

Found 8-bit adder for signal <sum$addsub0004> created at line 68.

Found 8-bit adder for signal <sum$addsub0005> created at line 68.

Found 8-bit adder for signal <sum$addsub0006> created at line 68.

Found 8-bit adder for signal <sum$addsub0007> created at line 68.

Found 8-bit adder for signal <sum$addsub0008> created at line 68.

Found 8-bit adder for signal <sum$addsub0009> created at line 68.

Found 8-bit adder for signal <sum$addsub0010> created at line 68.

Found 8-bit adder for signal <sum$addsub0011> created at line 68.

Found 8-bit adder for signal <sum$addsub0012> created at line 68.

Found 8-bit adder for signal <sum$addsub0013> created at line 68.

Found 8-bit adder for signal <sum$addsub0014> created at line 68.

Found 8-bit adder for signal <sum$addsub0015> created at line 68.

Found 8-bit adder for signal <sum$addsub0016> created at line 68.

Found 8-bit adder for signal <sum$addsub0017> created at line 68.

Found 8-bit adder for signal <sum$addsub0018> created at line 68.

Found 8-bit adder for signal <sum$addsub0019> created at line 68.

Found 8-bit adder for signal <sum$addsub0020> created at line 68.

Found 8-bit adder for signal <sum$addsub0021> created at line 68.

Found 8-bit adder for signal <sum$addsub0022> created at line 68.

Found 8-bit adder for signal <sum$addsub0023> created at line 68.

Found 8-bit adder for signal <sum$addsub0024> created at line 68.

Found 8-bit adder for signal <sum$addsub0025> created at line 68.

Found 8-bit adder for signal <sum$addsub0026> created at line 68.

Found 8-bit adder for signal <sum$addsub0027> created at line 68.

Found 8-bit adder for signal <sum$addsub0028> created at line 68.

Found 8-bit adder for signal <sum$addsub0029> created at line 68.

created at line 68.

Found 8-bit adder for signal <sum$addsub0031> created at line 68.

Found 8-bit adder for signal <sum$addsub0032> created at line 68.

Found 8-bit adder for signal <sum$addsub0033> created at line 68.

Found 8-bit adder for signal <sum$addsub0034> created at line 68.

Found 8-bit adder for signal <sum$addsub0035> created at line 68.

Found 8-bit adder for signal <sum$addsub0036> created at line 68.

Found 8-bit adder for signal <sum$addsub0037> created at line 68.

Found 8-bit adder for signal <sum$addsub0038> created at line 68.

Found 8-bit adder for signal <sum$addsub0039> created at line 68.

Found 8-bit adder for signal <sum$addsub0040> created at line 68.

Found 8-bit adder for signal <sum$addsub0041> created at line 68.

Found 8-bit adder for signal <sum$addsub0042> created at line 68.

Found 8-bit adder for signal <sum$addsub0043> created at line 68.

Found 8-bit adder for signal <sum$addsub0044> created at line 68.

Found 8-bit adder for signal <sum$addsub0045> created at line 68.

Found 8-bit adder for signal <sum$addsub0046> created at line 68.

Found 8-bit adder for signal <sum$addsub0047> created at line 68.

Found 8-bit adder for signal <sum$addsub0048> created at line 68.

Found 8-bit adder for signal <sum$addsub0049> created at line 68.

Found 8-bit adder for signal <sum$addsub0050> created at line 68.

Found 8-bit adder for signal <sum$addsub0051> created at line 68.

Found 8-bit adder for signal <sum$addsub0052> created at line 68.

Found 8-bit adder for signal <sum$addsub0053> created at line 68.

Found 8-bit adder for signal <sum$addsub0054> created at line 68.

Found 8-bit adder for signal <sum$addsub0055> created at line 68.

Found 8-bit adder for signal <sum$addsub0056> created at line 68.

Found 8-bit adder for signal <sum$addsub0057> created at line 68.

Found 8-bit adder for signal <sum$addsub0058> created at line 68.

Found 8-bit adder for signal <sum$addsub0059> created at line 68.

Found 8-bit adder for signal <sum$addsub0060> created at line 68.

Found 8-bit adder for signal <sum$addsub0061> created at line 68.

Found 8-bit adder for signal <sum$addsub0062> created at line 68.

Found 8-bit adder for signal <sum$addsub0063> created at line 68.

Found 8-bit adder for signal <sum$addsub0064> created at line 68.

Found 8-bit adder for signal <sum$addsub0065> created at line 68.

Found 8-bit adder for signal <sum$addsub0066> created at line 68.

Found 8-bit adder for signal <sum$addsub0067> created at line 68.

Found 8-bit adder for signal <sum$addsub0068> created at line 68.

Found 8-bit adder for signal <sum$addsub0069> created at line 68.

Found 8-bit adder for signal <sum$addsub0070> created at line 68.

Found 8-bit adder for signal <sum$addsub0071> created at line 68.

Found 8-bit adder for signal <sum$addsub0030>.

Found 8-bit adder for signal <sum$addsub0073> created at line 68.

Found 8-bit adder for signal <sum$addsub0074> created at line 68.

Found 8-bit adder for signal <sum$addsub0075> created at line 68.

Found 8-bit adder for signal <sum$addsub0076> created at line 68.

Found 8-bit adder for signal <sum$addsub0077> created at line 68.

Found 8-bit adder for signal <sum$addsub0078> created at line 68.

Found 8-bit adder for signal <sum$addsub0079> created at line 68.

Found 8-bit adder for signal <sum$addsub0080> created at line 68.

Found 8-bit adder for signal <sum$addsub0081> created at line 68.

Found 8-bit adder for signal <sum$addsub0082> created at line 68.

Found 8-bit adder for signal <sum$addsub0083> created at line 68.

Found 8-bit adder for signal <sum$addsub0084> created at line 68.

Found 8-bit adder for signal <sum$addsub0085> created at line 68.

Found 8-bit adder for signal <sum$addsub0086> created at line 68.

Found 8-bit adder for signal <sum$addsub0087> created at line 68.

Found 8-bit adder for signal <sum$addsub0088> created at line 68.

Found 8-bit adder for signal <sum$addsub0089> created at line 68.

Found 8-bit adder for signal <sum$addsub0090> created at line 68.

Found 8-bit adder for signal <sum$addsub0091> created at line 68.

Found 8-bit adder for signal <sum$addsub0092> created at line 68.

Found 8-bit adder for signal <sum$addsub0093> created at line 68.

Found 8-bit adder for signal <sum$addsub0094> created at line 68.

Found 8-bit adder for signal <sum$addsub0095> created at line 68.

Found 8-bit adder for signal <sum$addsub0096> created at line 68.

Found 8-bit adder for signal <sum$addsub0097> created at line 68.

Found 8-bit adder for signal <sum$addsub0098> created at line 68.

Found 8-bit adder for signal <sum$addsub0099> created at line 68.

Found 8-bit adder for signal <sum$addsub0100> created at line 68.

Found 8-bit adder for signal <sum$addsub0101> created at line 68.

Found 8-bit adder for signal <sum$addsub0102> created at line 68.

Found 8-bit adder for signal <sum$addsub0103> created at line 68.

Found 8-bit adder for signal <sum$addsub0104> created at line 68.

Found 8-bit adder for signal <sum$addsub0105> created at line 68.

Found 8-bit adder for signal <sum$addsub0106> created at line 68.

Found 8-bit adder for signal <sum$addsub0107> created at line 68.

Found 8-bit adder for signal <sum$addsub0108> created at line 68.

Found 8-bit adder for signal <sum$addsub0109> created at line 68.

Found 8-bit adder for signal <sum$addsub0110> created at line 68.

Found 8-bit adder for signal <sum$addsub0111> created at line 68.

Found 8-bit adder for signal <sum$addsub0112> created at line 68.

Found 8-bit adder for signal <sum$addsub0072> created at line 68 Found 8-bit adder for signal <sum$addsub0113> created at line 68.

Found 8-bit adder for signal <sum$addsub0114> created at line 68.

Found 8-bit adder for signal <sum$addsub0115> created at line 68.

Found 8-bit adder for signal <sum$addsub0116> created at line 68.

INFO:Xst:738 - HDL ADVISOR - 11935 flip-flops were inferred for signal <delayPipeline>. You may be trying to describe a RAM in a way that is incompatible with block and distributed RAM resources available on Xilinx devices, or with a specific template that is not supported. Please review the Xilinx resources documentation and the XST user manual for coding guidelines. Taking advantage of RAM resources will lead to improved device usage and reduced synthesis time.

Summary:

inferred 11943 D-type flip-flop(s).

inferred 135 Adder/Subtractor(s).

Unit <Houghtransform> synthesized.

=========================================================================

HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 135

8-bit adder : 135

# Registers : 11929

1-bit register : 11928

8-bit register : 1

=========================================================================

=========================================================================

\* Advanced HDL Synthesis \*

=========================================================================

=========================================================================

Advanced HDL Synthesis Report

Macro Statistics

# Adders/Subtractors : 134

8-bit adder : 133

8-bit adder carry in : 1

# Registers : 11936

Flip-Flops : 11936

=========================================================================

=========================================================================

\* Low Level Synthesis \*

=========================================================================

Optimizing unit <Houghtransform> ...

Mapping all equations...

Building and optimizing final netlist ...

Found area constraint ratio of 100 (+ 5) on block Houghtransform, actual ratio is 21.

Final Macro Processing ...

Processing Unit <Houghtransform> :

Found 9-bit shift register for signal <delayPipeline\_11927>.

Found 368-bit shift register for signal <delayPipeline\_11544>.

Found 17-bit shift register for signal <delayPipeline\_11527>.

Found 366-bit shift register for signal <delayPipeline\_11161>.

Found 19-bit shift register for signal <delayPipeline\_11142>.

Found 364-bit shift register for signal <delayPipeline\_10778>.

Found 21-bit shift register for signal <delayPipeline\_10757>.

Found 362-bit shift register for signal <delayPipeline\_10395>.

Found 23-bit shift register for signal <delayPipeline\_10372>.

Found 360-bit shift register for signal <delayPipeline\_10012>.

Found 21-bit shift register for signal <delayPipeline\_9989>.

Found 358-bit shift register for signal <delayPipeline\_9629>.

Found 4-bit shift register for signal <delayPipeline\_9625>.

Found 19-bit shift register for signal <delayPipeline\_9606>.

Found 4-bit shift register for signal <delayPipeline\_9602>.

Found 356-bit shift register for signal <delayPipeline\_9246>.

Found 6-bit shift register for signal <delayPipeline\_9240>.

Found 17-bit shift register for signal <delayPipeline\_9223>.

Found 6-bit shift register for signal <delayPipeline\_9217>.

Found 354-bit shift register for signal <delayPipeline\_8863>.

Found 8-bit shift register for signal <delayPipeline\_8855>.

Found 15-bit shift register for signal <delayPipeline\_8840>.

Found 8-bit shift register for signal <delayPipeline\_8832>.

Found 353-bit shift register for signal <delayPipeline\_8479>.

Found 9-bit shift register for signal <delayPipeline\_8470>.

Found 13-bit shift register for signal <delayPipeline\_8457>.

Found 9-bit shift register for signal <delayPipeline\_8448>.

Found 353-bit shift register for signal <delayPipeline\_8095>.

Found 10-bit shift register for signal <delayPipeline\_8085>.

Found 11-bit shift register for signal <delayPipeline\_8074>.

Found 10-bit shift register for signal <delayPipeline\_8064>.

Found 353-bit shift register for signal <delayPipeline\_7711>.

Found 11-bit shift register for signal <delayPipeline\_7700>.

Found 9-bit shift register for signal <delayPipeline\_7691>.

Found 11-bit shift register for signal <delayPipeline\_7680>.

Found 353-bit shift register for signal <delayPipeline\_7327>.

Found 12-bit shift register for signal <delayPipeline\_7315>.

Found 7-bit shift register for signal <delayPipeline\_7308>.

Found 12-bit shift register for signal <delayPipeline\_7296>.

Found 353-bit shift register for signal <delayPipeline\_6943>.

Found 13-bit shift register for signal <delayPipeline\_6930>.

Found 5-bit shift register for signal <delayPipeline\_6925>.

Found 13-bit shift register for signal <delayPipeline\_6912>.

Found 353-bit shift register for signal <delayPipeline\_6559>.

Found 14-bit shift register for signal <delayPipeline\_6545>.

Found 14-bit shift register for signal <delayPipeline\_6528>.

Found 353-bit shift register for signal <delayPipeline\_6175>.

Found 15-bit shift register for signal <delayPipeline\_6160>.

Found 15-bit shift register for signal <delayPipeline\_6144>.

Found 353-bit shift register for signal <delayPipeline\_5791>.

Found 15-bit shift register for signal <delayPipeline\_5776>.

Found 15-bit shift register for signal <delayPipeline\_5760>.

Found 353-bit shift register for signal <delayPipeline\_5407>.

Found 14-bit shift register for signal <delayPipeline\_5393>.

Found 14-bit shift register for signal <delayPipeline\_5376>.

Found 353-bit shift register for signal <delayPipeline\_5023>.

Found 13-bit shift register for signal <delayPipeline\_5010>.

Found 5-bit shift register for signal <delayPipeline\_5005>.

Found 13-bit shift register for signal <delayPipeline\_4992>.

Found 353-bit shift register for signal <delayPipeline\_4639>.

Found 12-bit shift register for signal <delayPipeline\_4627>.

Found 7-bit shift register for signal <delayPipeline\_4620>.

Found 12-bit shift register for signal <delayPipeline\_4608>.

Found 353-bit shift register for signal <delayPipeline\_4255>.

Found 11-bit shift register for signal <delayPipeline\_4244>.

Found 9-bit shift register for signal <delayPipeline\_4235>.

Found 11-bit shift register for signal <delayPipeline\_4224>.

Found 353-bit shift register for signal <delayPipeline\_3871>.

Found 10-bit shift register for signal <delayPipeline\_3861>.

Found 11-bit shift register for signal <delayPipeline\_3850>.

Found 10-bit shift register for signal <delayPipeline\_3840>.

Found 353-bit shift register for signal <delayPipeline\_3487>.

Found 9-bit shift register for signal <delayPipeline\_3478>.

Found 13-bit shift register for signal <delayPipeline\_3465>.

Found 9-bit shift register for signal <delayPipeline\_3456>.

Found 353-bit shift register for signal <delayPipeline\_3103>.

Found 8-bit shift register for signal <delayPipeline\_3095>.

Found 15-bit shift register for signal <delayPipeline\_3080>.

Found 8-bit shift register for signal <delayPipeline\_3072>.

Found 354-bit shift register for signal <delayPipeline\_2718>.

Found 6-bit shift register for signal <delayPipeline\_2712>.

Found 17-bit shift register for signal <delayPipeline\_2695>.

Found 6-bit shift register for signal <delayPipeline\_2689>.

Found 356-bit shift register for signal <delayPipeline\_2333>.

Found 4-bit shift register for signal <delayPipeline\_2329>.

Found 19-bit shift register for signal <delayPipeline\_2310>.

Found 4-bit shift register for signal <delayPipeline\_2306>.

Found 358-bit shift register for signal <delayPipeline\_1948>.

Found 21-bit shift register for signal <delayPipeline\_1925>.

Found 360-bit shift register for signal <delayPipeline\_1563>.

Found 23-bit shift register for signal <delayPipeline\_1540>.

Found 362-bit shift register for signal <delayPipeline\_1178>.

Found 21-bit shift register for signal <delayPipeline\_1157>.

Found 364-bit shift register for signal <delayPipeline\_793>.

Found 19-bit shift register for signal <delayPipeline\_774>.

Found 366-bit shift register for signal <delayPipeline\_408>.

Found 17-bit shift register for signal <delayPipeline\_391>.

Found 368-bit shift register for signal <delayPipeline\_23>.

Unit <Houghtransform> processed.

=========================================================================

Final Register Report

Macro Statistics

# Registers : 54

Flip-Flops : 54

# Shift Registers : 98

10-bit shift register : 4

11-bit shift register : 6

12-bit shift register : 4

13-bit shift register : 6

14-bit shift register : 4

15-bit shift register : 6

17-bit shift register : 4

19-bit shift register : 4

21-bit shift register : 4

23-bit shift register : 2

353-bit shift register : 15

354-bit shift register : 2

356-bit shift register : 2

358-bit shift register : 2

360-bit shift register : 2

362-bit shift register : 2

364-bit shift register : 2

366-bit shift register : 2

368-bit shift register : 2

4-bit shift register : 4

5-bit shift register : 2

6-bit shift register : 4

7-bit shift register : 2

8-bit shift register : 4

9-bit shift register : 7

=========================================================================

=========================================================================

\* Partition Report \*

=========================================================================

Partition Implementation Status

-------------------------------

No Partitions were found in this design.

-------------------------------

=========================================================================

\* Final Report \*

=========================================================================

Clock Information:

------------------

-----------------------------------+------------------------+-------+

Clock Signal | Clock buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

clk | BUFGP | 1039 |

-----------------------------------+------------------------+-------+

Asynchronous Control Signals Information:

----------------------------------------

-----------------------------------+------------------------+-------+

Control Signal | Buffer(FF name) | Load |

-----------------------------------+------------------------+-------+

reset | BUFGP | 519 |

-----------------------------------+------------------------+-------+

Timing Summary:

---------------

Speed Grade: -3

Minimum period: 12.530ns (Maximum Frequency: 79.812MHz)

Minimum input arrival time before clock: 1.338ns

Maximum output required time after clock: 2.775ns

Maximum combinational path delay: No path found

=========================================================================

Process "Synthesize - XST" completed successfully